The optimal logic depth per pipeline stage is 6 to 8 FO4 inverter delays

被引:97
作者
Hrishikesh, MS [1 ]
Jouppi, NP [1 ]
Farkas, KI [1 ]
Burger, D [1 ]
Keckler, SW [1 ]
Shivakumar, P [1 ]
机构
[1] Univ Texas, Dept Elect & Comp Engn, Austin, TX 78712 USA
来源
29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ISCA.2002.1003558
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Microprocessor clock frequency has improved by nearly 40% annually over the past decade. This improvement has been provided, in equal measure, by smaller technologies and deeper pipelines. From our study of the SPEC 2000 benchmarks, we find that for a high-performance architecture implemented in 100mn technology, the optimal clock period is approximately 8 fan-out-of-four (FO4) inverter delays for integer benchmarks, comprised of 6 FO4 of useful work and an overhead of about 2 FO4. The optimal clock period for floating-point benchmarks is 6FO4. We find these optimal points to be insensitive to latch and clock skew overheads. Our study indicates that further pipelining can at best improve performance of integer programs by a factor of 2 over current designs. At these high clock frequencies it will be difficult to design the instruction issue window to operate in a single cycle. Consequently, we propose and evaluate a high-frequency design called a segmented instruction window.
引用
收藏
页码:14 / 24
页数:11
相关论文
共 16 条
[1]  
[Anonymous], 2001, DESIGN HIGH PERFORMA
[2]   Select-free instruction scheduling logic [J].
Brown, MD ;
Stark, J ;
Patt, YN .
34TH ACM/IEEE INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, MICRO-34, PROCEEDINGS, 2001, :204-213
[3]  
Desikan R, 2001, CONF PROC INT SYMP C, P266, DOI 10.1109/ISCA.2001.937455
[4]  
Heo S, 2001, 2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, P59, DOI 10.1109/ARVLSI.2001.915551
[5]  
Hinton G., 2001, INTEL TECHNOLOGY J, VQ1
[6]   The future of wires [J].
Ho, R ;
Mai, KW ;
Horowitz, MA .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :490-504
[7]  
JOUPPI NP, 1994, 935 COMP COMP CORP
[8]   CRAY-1 COMPUTER-TECHNOLOGY [J].
KOLODZEY, JS .
IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1981, 4 (02) :181-186
[9]  
KUNKEL SR, 1986, P 13 ANN INT S COMP, P404
[10]  
KURD N., 2001, P INT SOL STAT CIRC, P404