Thermal modeling and management in ultrathin chip stack technology

被引:29
作者
Pinel, S [1 ]
Marty, A
Tasselli, J
Bailbe, JP
Beyne, E
Van Hoof, R
Marco, S
Morante, JR
Vendier, O
Huan, M
机构
[1] CNRS, Lab Anal & Architecture Syst, F-31077 Toulouse 4, France
[2] IMEC, B-3001 Louvain, Belgium
[3] Univ Barcelona, Dept Elect, E-08028 Barcelona, Spain
[4] ALCATEL SPACE Ind, F-31037 Toulouse, France
来源
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES | 2002年 / 25卷 / 02期
关键词
benzocyclobutene; copper; FEM; MCM; thermal simulation; thermal transient; thin dies; 3-D integration;
D O I
10.1109/TCAPT.2002.1010013
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a thermal modeling for power management of a new three-dimensional (3-D) thinned dies stacking process. Besides the high concentration of power dissipating sources, which is the direct consequence of the very interesting integration efficiency increase, this new ultra-compact packaging technology can suffer of the poor thermal conductivity (about 700 times smaller than silicon one) of the benzocyclobutene (BCB) used as both adhesive and planarization layers in each level of the stack. Thermal simulation was conducted using three-dimensional (3-D) FEM tool to analyze the specific behaviors in such stacked structure and to optimize the design rules. This study first describes the heat transfer limitation through the vertical path by examining particularly the case of the high dissipating sources under small area. First results of characterization in transient regime by means of dedicated test device mounted in single level structure are presented. For the design optimization, the thermal draining capabilities of a copper grid or full copper plate embedded in the intermediate layer of stacked structure are evaluated as a function of the technological parameters and the physical properties. It is shown an interest for the transverse heat extraction under the buffer devices dissipating most the power and generally localized in the peripheral zone, and for the temperature uniformization, by heat spreading mechanism, in the localized regions where the attachment of the thin die is altered. Finally, all conclusions of this analysis are used for the quantitative projections of the thermal performance of a first demonstrator based on a three-levels stacking structure for space application.
引用
收藏
页码:244 / 253
页数:10
相关论文
共 16 条
[1]  
ACHEN A, COMMUNICATION
[2]   A review of 3-D packaging technology [J].
Al-Sarawi, SF ;
Abbott, D ;
Franzon, PD .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (01) :2-14
[3]   Ultra-thin electronic device package [J].
Chen, KY ;
Zenner, RLD ;
Arneson, M ;
Mountain, D .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (01) :22-26
[4]   Transient thermal modeling and characterization of a hybrid component [J].
Christiaens, F ;
Beyne, E .
46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, :154-164
[5]  
CLAEYS W, COMMUNICATION
[6]  
*HIBB KARLS SOR IN, 1998, ABAQUS STAND US MAN
[7]  
Ko HS, 2000, IEEE T ADV PACKAGING, V23, P252, DOI 10.1109/6040.846643
[8]   Residual thermomechanical stresses in thinned-chip assemblies [J].
Leseduarte, S ;
Marco, S ;
Beyne, E ;
Van Hoof, R ;
Marty, A ;
Pinel, S ;
Vendier, O ;
Coello-Vera, A .
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2000, 23 (04) :673-679
[9]   Thermoreflectance measurements of transient temperature upon integrated circuits: application to thermal conductivity identification [J].
Phan, T ;
Dilhaire, S ;
Quintard, V ;
Claeys, W ;
Batsale, JC .
MICROELECTRONICS JOURNAL, 1998, 29 (4-5) :181-190
[10]   Mechanical lapping, handling and transfer of ultra-thin wafers [J].
Pinel, S ;
Tasselli, J ;
Bailbé, JP ;
Marty, A ;
Puech, P ;
Estève, D .
JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 1998, 8 (04) :338-342