Digital pulse width modulator architectures

被引:150
作者
Syed, A [1 ]
Ahmed, E [1 ]
Maksimovic, D [1 ]
Alarcón, E [1 ]
机构
[1] Univ Colorado, ECE Dept, Colorado Power Elect Ctr, Boulder, CO USA
来源
PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
10.1109/PESC.2004.1354828
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a survey and classification of architectures for integrated circuit implementation of digital pulse-width modulators (DPWM) targeting digital control of high-frequency switching DC-DC power converters. Previously presented designs are identified as particular cases of the proposed classification. In order to optimize circuit resources in terms of occupied area and power consumption, a general architecture based on tapped delay lines is proposed, which includes segmentation of the input digital code to drive binary-weighted delay cells and thermometer-decoded unary delay cells. Integrated circuit design of a particular example of the segmented DPWM is described. The segmented DPWM prototype chip operates at 1 MHz switching frequency and has low power consumption and very small silicon area (0.07 mm(2) in a standard 0.5 micron CMOS process). Experimental results validate the functionality of the proposed segmented DPWM.
引用
收藏
页码:4689 / 4695
页数:7
相关论文
共 17 条
[1]   A fast locking and low jitter delay-locked loop using DHDL [J].
Chang, HH ;
Lin, JW ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :343-346
[2]  
DANCY AP, 2000, IEEE T VLSI SYSTEMS, V8
[3]  
DANCY AP, P IEEE PESC 97, P21
[4]  
Djemouai A, 2000, ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, P116, DOI 10.1109/ICECS.2000.911498
[5]   An energy/security scalable encryption processor using an embedded variable voltage DC/DC converter [J].
Goodman, J ;
Dancy, AP ;
Chandrakasan, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) :1799-1809
[6]   A micropower low-distortion digital pulsewidth modulator for a digital Class D amplifier [J].
Gwee, BH ;
Chang, JS ;
Li, HY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (04) :245-256
[7]  
LIN CH, 1998, IEEE J SOLID-ST CIRC, V33, pB10
[8]  
MATANO T, 2003, IEEE J SOLID STATE C, V38
[9]  
McDermott H, 1998, IEEE Trans Rehabil Eng, V6, P53, DOI 10.1109/86.662620
[10]  
O'Malley E, 2004, APPL POWER ELECT CO, P53