A fast locking and low jitter delay-locked loop using DHDL

被引:13
作者
Chang, HH [1 ]
Lin, JW
Liu, SI
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
CMOS; delay-locked loops; fast locking; low jitter;
D O I
10.1109/JSSC.2002.807399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking and low-jitter delay-locked loop (DLL) using the digital-controlled half-replica delay line (DHDL) is presented. The DHDL can provide stable bias voltage for the charge-pump circuit to achieve low-jitter performances; meanwhile, the property of bandwidth tracking can still be preserved. It can also provide a larger pumping current to reduce the lock time in the initialization state and provide a smaller current to improve jitter performance in the locked state. For comparisons, both the proposed DLL and the self-biased DLL have been fabricated in a 0.35-mum one-poly four-metal CMOS process. From the measurement results, the proposed DLL has a shorter lock time and a better jitter performance than the self-biased DLL. The root-mean-squared jitter and peak-to-peak jitter are less than, 4.2 and 30 ps, respectively, occurring at 75 MHz, over an operating frequency range of 50-150 MHz.
引用
收藏
页码:343 / 346
页数:4
相关论文
共 8 条
[1]   Clock-deskew buffer using a SAR-Controlled delay-locked loop [J].
Dehng, GK ;
Hsu, JM ;
Yang, CY ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) :1128-1136
[2]  
FONG KL, 1993, P IEEE INT S CIRC SY, V2, P978
[3]   Low-jitter process-independent DLL and PLL based on self-biased techniques [J].
Maneatis, JG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1723-1732
[4]   An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance [J].
Moon, Y ;
Choi, J ;
Lee, K ;
Jeong, DK ;
Kim, MK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) :377-384
[5]  
PARIS L, 1999, P IEEE INT SOL STAT, P414
[6]  
PARIS L, 1999, P IEEE INT SOL STAT, P486
[7]   Nonredundant successive approximation register for A/D converters [J].
Rossi, A ;
Fucili, G .
ELECTRONICS LETTERS, 1996, 32 (12) :1055-1057
[8]   Clock buffer chip with multiple target automatic skew compensation [J].
Watson, RB ;
Iknaian, RB .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (11) :1267-1276