A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs

被引:58
作者
Chang, KYK [1 ]
Wei, J [1 ]
Huang, C [1 ]
Li, S [1 ]
Donnelly, K [1 ]
Horowitz, M [1 ]
Li, YX [1 ]
Sidiropoulos, S [1 ]
机构
[1] Rambus Inc, Los Altos, CA 94022 USA
关键词
deserializer; dual loop; linear regulator; phase interpolator; phase-locked loop (PLL); SerDes; serial link; serializer; transceiver;
D O I
10.1109/JSSC.2003.810045
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design and implementation of a quad high-speed transceiver cell fabricated in 0.13-mum CMOS technology. The clocking circuit of the cell employs a dual-loop architecture with a high-bandwidth core phase-locked loop (PLL) and low-bandwidth digitally controlled interpolators. To achieve low jitter while maintaining low power,consumption, the dual-loop PLI. uses two on-chip linear regulators of different bandwidths, one for the core and the other for the interpolator loop. The prototype chip operates from 400 Mb/s to 4 Gb/s with a bit error rate of < 10(-14). The quad cell consumes 390 mW at 2.5 Gb/s (95 mW/link) under typical operating conditions with a 400-mV output swing driving double terminated links.
引用
收藏
页码:747 / 754
页数:8
相关论文
共 18 条
  • [1] CLOCK RECOVERY FROM RANDOM BINARY SIGNALS
    ALEXANDER, JDH
    [J]. ELECTRONICS LETTERS, 1975, 11 (22) : 541 - 542
  • [2] A 660 MB/s interface megacell portable circuit in 0.3 mu m-0.7 mu m CMOS ASIC
    Donnelly, KS
    Chan, YF
    Ho, JTC
    Tran, CV
    Patel, S
    Lau, B
    Kim, J
    Chau, PS
    Huang, C
    Wei, J
    Yu, L
    Tarver, R
    Kulkarni, R
    Stark, D
    Johnson, MG
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (12) : 1995 - 2003
  • [3] A 1.0625Gbps transceiver with 2x-oversampling and transmit signal pre-emphasis
    Fiedler, A
    Mactaggart, R
    Welch, J
    Krishnan, S
    [J]. 1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 238 - 239
  • [4] GU R, 1999, ISSCC FEB, P352
  • [5] HELLER LG, 1984, ISSCC, P16
  • [6] HOROWITZ M, 1993, INT SOL STAT CIRC C, P160
  • [7] JOHNSON M, 1995, Patent No. 5451898
  • [8] LEE M, 2001, P IEEE VLSI CIRC S J
  • [9] Low-power area-efficient high-speed I/O circuit techniques
    Lee, MJE
    Dally, WJ
    Chiang, P
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1591 - 1599
  • [10] A 2.5-V CMOS DELAY-LOCKED LOOP FOR AN 18-MBIT, 500-MEGABYTE/S DRAM
    LEE, TH
    DONNELLY, KS
    HO, JTC
    ZERBE, J
    JOHNSON, MG
    ISHIKAWA, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (12) : 1491 - 1496