SiGe clock and data recovery IC with linear-type PLL for 10-Gb/s SONET application

被引:39
作者
Greshishchev, YM [1 ]
Schvan, P [1 ]
机构
[1] Nortel Networks, Ottawa, ON K1Y 4H7, Canada
关键词
charge pump; clock and data recovery (CDR); jitter generation; jitter tolerance; jitter transfer; phase detector; phase-locked loop (PLL); SONET; VCO;
D O I
10.1109/4.868047
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An integrated 10 Gb/s clock and data recovery (CDR) circuit is fabricated using SiGe technology. It consists of a linear-type phase-locked loop (PLL) based on a single-edge version of the Hogge phase detector, a LC-tank voltage-controlled oscillator (VCO) and a tri-state charge pump, A PLL equivalent model and design method to meet SONET jitter requirements are presented. The CDR was tested at 9.529 GB/s in full operation and up to 13.25 Gb/s in data recovery mode. Sensitivity is 14 mV(pp) at a bit error rate (BER) = 10(-9). The measured recovered clock jitter is less than 1 ps rms, The IC dissipates 1.5 W with a -5-V power supply.
引用
收藏
页码:1353 / 1359
页数:7
相关论文
共 12 条
[1]  
[Anonymous], 1998, IEEE INT SOL STAT CI
[2]  
*BELLC, 1998, GR1377CORE BELLC
[3]   SiGe HBT technology: A new contender for Si-based RF and microwave circuit applications [J].
Cressler, JD .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1998, 46 (05) :572-589
[4]  
DeVito L.M., 1996, MONOLITHIC PHASE LOC, P405
[5]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[6]  
Greshishchev Y. M., 1999, Proceedings of the 1999 Bipolar/BiCMOS Circuits and Technology Meeting (Cat. No.99CH37024), P169, DOI 10.1109/BIPOL.1999.803552
[7]   A 60-dB gain, 55-dB dynamic range, 10-gb/s broad-band SiGe HBT limiting amplifier [J].
Greshishchev, YM ;
Schvan, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1914-1920
[8]   A SELF CORRECTING CLOCK RECOVERY CIRCUIT [J].
HOGGE, CR .
JOURNAL OF LIGHTWAVE TECHNOLOGY, 1985, 3 (06) :1312-1314
[9]  
JANSSON E, 1992, Scandinavian Journal of Medicine and Science in Sports, V2, P2
[10]   A 2.5-Gb/s clock and data recovery IC with tunable jitter characteristics for use in LAN'S and WAN's [J].
Kishine, K ;
Ishihara, N ;
Takiguchi, K ;
Ichino, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) :805-812