Controlling plasma charge damage in advanced semiconductor manufacturing-challenge of small feature size device, large chip size, and large wafer size

被引:15
作者
Aum, PK [1 ]
Brandshaft, R
Brandshaft, D
Dao, TB
机构
[1] Spider Syst Inc, Austin, TX 78737 USA
[2] IC Editors Inc, Santa Clara, CA 95050 USA
[3] Motorola Inc, Austin, TX 78737 USA
关键词
D O I
10.1109/16.661234
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
During the ion implantation and plasma processing steps in IC manufacturing, the magnitude of charge damage on IC devices is often not as severe as the conventional charge damage antenna test structure estimate, On the other hand, the magnitude of the charge damage on the particular IC devices are often much more severe than the prediction of conventional antenna theory, Based on the new CMOS transistor and capacitor test structures (Spider's SPIDER) which closely simulates actual IC circuit interconnections, it can be found that the conductor lines (antennas) connected to the source, drain, and substrate affect the damage magnitude of the MOS gate significantly, This suggests that to have effective control on the plasma charge damage in the advanced semiconductor manufacturing, the antenna must be connected to the MOS transistor gate, also the interactions of the antennas connected to the source, drain, and substrate to the gate antenna have to be considered. Depending on the relative direction, distance, and size of the antennas connected to the gate, source, drain, and substrate, the magnitude of the charge-damage effects can be enhanced or exacerbated, Furthermore, to predict and automatically warn the potential charge-damage during the phase of IC layout design, a new charge antenna Design Rule Check (DRC) software has been developed to perform systematic layout checking with the consideration of the interactions of the ULSI interconnection lines, which become antennas connected to all four terminals of MOS transistors.
引用
收藏
页码:722 / 730
页数:9
相关论文
共 16 条
[1]  
*AVS, 1996, P INT S PLASM PROC I
[2]  
Chapman BN, 1980, Glow Discharges Processes J, DOI DOI 10.1063/1.2914660
[3]   PLASMA-CHARGING DAMAGE - A PHYSICAL MODEL [J].
CHEUNG, KP ;
CHANG, CP .
JOURNAL OF APPLIED PHYSICS, 1994, 75 (09) :4415-4426
[4]   AN EFFICIENT METHOD FOR PLASMA-CHARGING DAMAGE MEASUREMENT [J].
CHEUNG, KP .
IEEE ELECTRON DEVICE LETTERS, 1994, 15 (11) :460-462
[5]  
CHEUNG KP, 1997, P 2 INT S PLASM PROC, P186
[6]  
DAO T, 1995, SEMICONDUCTOR PROCES, P156
[7]   NEW PHENOMENA OF CHARGE DAMAGE IN PLASMA-ETCHING - HEAVY DAMAGE ONLY THROUGH DENSE-LINE ANTENNA [J].
HASHIMOTO, K .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1993, 32 (12B) :6109-6113
[8]  
HASHIMOTO K, 1995, P S DRY PROC TOK 199, P33
[9]  
HEO Y, 1996, P INT S PLASM PROC I, P94
[10]  
HWANG G, 1997, P INT S PLASM PROC I, P63