A semidigital dual delay-locked loop

被引:224
作者
Sidiropoulos, S
Horowitz, MA
机构
[1] RAMBUS INC,MT VIEW,CA 94040
[2] STANFORD UNIV,COMP SYST LAB,STANFORD,CA 94305
关键词
clock synchronization; delay-locked loops; phase interpolation; phase-locked loops;
D O I
10.1109/4.641688
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a dual delay-locked loop architecture which achieves low jitter, unlimited (modulo 2 pi) phase shift, and large operating range, The architecture employs a core loop to generate coarsely spaced clocks, which are then used by a peripheral loop to generate the main system clock through phase interpolation, The design of an experimental prototype in a 0.8-mu m CMOS technology is described, The prototype achieves an operating range of 80 kHz-400 MHz, At 250 MHz, its peak-to-peak jitter with quiescent supply is 68 ps, and its jitter supply sensitivity is 0.4 ps/mV.
引用
收藏
页码:1683 / 1692
页数:10
相关论文
共 7 条
[1]  
HOROWITZ M, 1993, INT SOL STAT CIRC C, P160
[2]  
IZZARD MJ, 1994, 1994 SYMPOSIUM ON VLSI CIRCUITS, P39
[3]  
Johnson MG., 1988, IEEE J SOLID STATE C, V23
[4]   A 2.5-V CMOS DELAY-LOCKED LOOP FOR AN 18-MBIT, 500-MEGABYTE/S DRAM [J].
LEE, TH ;
DONNELLY, KS ;
HO, JTC ;
ZERBE, J ;
JOHNSON, MG ;
ISHIKAWA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (12) :1491-1496
[5]   Low-jitter process-independent DLL and PLL based on self-biased techniques [J].
Maneatis, JG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1723-1732
[6]   PRECISE DELAY GENERATION USING COUPLED OSCILLATORS [J].
MANEATIS, JG ;
HOROWITZ, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) :1273-1282
[7]  
SIDIROPOULOS S, 1997, IEEE INT SOL STAT CI, P332