Energy-efficient synchronous-logic and asynchronous-logic FFT/IFFT processors

被引:32
作者
Chong, Kwen-Siong [1 ]
Gwee, Bah-Hwee [1 ]
Chang, Joseph S. [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Integrated Syst Res Lab, Singapore 639798, Singapore
关键词
asynchronous-logic; fast Fourier transform (FFT); hearing aids; inverse FFT (IFFT); low energy; synchronous-logic;
D O I
10.1109/JSSC.2007.903039
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two 128-point 16-bit radix-2 FFT/IFFT processors based on synchronous-logic (sync) and asynchronous-logic (async) for low voltage (1.1-1.4 V) energy-critical low-speed hearing aids are described. The two processors herein are designed with the same function and similar architecture, and the emphasis is energy efficacy. The async approach, on average, features similar to 37% lower energy per FFT/IFFT computation than the sync approach but with similar to 10% larger IC area penalty and an inconsequential 1.4 times worse delay; the async design can be designed to be 0.24 times faster and with largely the same energy dissipation if the matched delay elements and the latch controllers therein are better optimized. In this low-speed application, the lower energy feature of the async design is not attributed to the absence of the clock infrastructure but instead due to the adoption of established and proposed async circuit designs, resulting in reduced redundant operations and reduced spurious/glitch switching, and to the use of latches. The prototype async FFT/IFFT processor (in a 0.35-mu m CMOS process) can be operated at 1.0 V and dissipates 93 nJ.
引用
收藏
页码:2034 / 2045
页数:12
相关论文
共 22 条
[1]   A low-power, high-performance, 1024-point FFT processor [J].
Baas, BM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) :380-387
[2]   Methods for true power minimization [J].
Brodersen, RW ;
Horowitz, MA ;
Markovic, D ;
Nikolic, B ;
Stojanovic, V .
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, :35-42
[3]   A micropower low-voltage multiplier with reduced spurious switching [J].
Chong, KS ;
Gwee, BH ;
Chang, JS .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (02) :255-265
[4]  
CHONG KS, 2004, P IEEE BIOCAS
[5]  
Chong KS, 2005, IEEE C ELEC DEVICES, P751
[6]   A 16-channel low-power nonuniform spaced filter bank core for digital hearing aids [J].
Chong, Kwen-Siong ;
Gwee, Bah-Hwee ;
Chang, Joseph S. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) :853-857
[7]  
Ding TJ, 1999, IEEE T SIGNAL PROCES, V47, P1371, DOI 10.1109/78.757224
[8]   A 1.1-V 270-μA mixed-signal hearing aid chip [J].
Gata, DG ;
Sjursen, W ;
Hochschild, JR ;
Fattaruso, JW ;
Fang, LY ;
Iannelli, GR ;
Jiang, ZN ;
Branch, CM ;
Holmes, JA ;
Skorcz, ML ;
Petilli, EM ;
Chen, SY ;
Wakeman, G ;
Preves, DA ;
Severin, WA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1670-1678
[9]   Design, optimization of low-power high-performance DSP building blocks [J].
Gemmeke, T ;
Gansen, M ;
Stockmans, HJ ;
Noll, TG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) :1131-1139
[10]   A micropower low-distortion digital Class-D amplifier based on an algorithmic pulsewidth modulator [J].
Gwee, BH ;
Chang, JS ;
Adrian, V .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (10) :2007-2022