Parasitic extraction methodology for insulated gate bipolar transistors

被引:20
作者
Trivedi, M [1 ]
Shenai, K [1 ]
机构
[1] Univ Illinois, Dept Elect Engn & Comp Sci, Chicago, IL 60607 USA
关键词
IGBT; module; package parasitics; parasitic extraction;
D O I
10.1109/63.849051
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a methodology for extraction of the electrical package parasitics of insulated gate bipolar transistor power modules using simple electrical measurements. Non-idealities of device performance in zero-voltage and zero-current switching are exploited to obtain the parasitic collector and emitter inductance. Simple impedance measurements are performed to, extract gate inductance and resistance. The extraction methodology is validated by comparing two-dimensional numerical simulation results including package parasitics with measured data. A close match between the two indicates the robustness of the extraction procedure.
引用
收藏
页码:799 / 804
页数:6
相关论文
共 14 条
[1]  
BRAMBILLA A, 1994, IEEE IND ELEC, P129, DOI 10.1109/IECON.1994.397764
[2]  
BRAUN D, 1996, P IEEE IAS ANN M, P1507
[3]   AN ANALYTICAL MODEL FOR THE STEADY-STATE AND TRANSIENT CHARACTERISTICS OF THE POWER INSULATED-GATE BIPOLAR-TRANSISTOR [J].
HEFNER, AR ;
BLACKBURN, DL .
SOLID-STATE ELECTRONICS, 1988, 31 (10) :1513-1532
[4]  
MOHAN N, 1996, POWER ELECT CONVERTE
[5]  
MOTTO E, 1996, P APET, P51
[6]   Zero voltage switching behavior of punchthrough and nonpunchthrough insulated gate bipolar transistors (IGBT's) [J].
Pendharkar, S ;
Shenai, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (08) :1826-1835
[7]  
Pendharkar S, 1995, IEEE IND APPLIC SOC, P1055, DOI 10.1109/IAS.1995.530419
[8]  
TAKEI M, 1997, P IEEE ISPSD, P89
[9]  
Trivedi M, 1998, IEEE IMTC P, P515, DOI 10.1109/IMTC.1998.679841
[10]   Modeling the turn-off of IGBT's in hard- and soft-switching applications [J].
Trivedi, M ;
Shenai, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (05) :887-893