共 14 条
[1]
BURD T, 2000, IEEE INT SOL STAT CI, P294
[2]
Chandrakasan A, 1996, 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, P347, DOI 10.1109/LPE.1996.547537
[3]
An efficient controller for variable supply-voltage low power processing
[J].
1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS,
1996,
:158-159
[4]
JOHNSON M, 1995, Patent No. 5452898
[5]
LAU B, 1998, IEEE ISSCC FEB, P162
[6]
Macken P., 1990, 1990 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. (Cat. No.90CH2824-1), P238, DOI 10.1109/ISSCC.1990.110213
[7]
MANEATIS JG, 1993, IEEE J SOLID STATE C, V28
[8]
A semidigital dual delay-locked loop
[J].
IEEE JOURNAL OF SOLID-STATE CIRCUITS,
1997, 32 (11)
:1683-1692
[9]
Adaptive bandwidth DLLs and PLLs using regulated supply CMOS buffers
[J].
2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2000,
:124-127