Deep submicron CMOS technology using top-edge round STI and dual gate oxide for low power 256 M-bit mobile DRAM

被引:3
作者
Lee, C [1 ]
Park, D
Jo, N
Hwang, C
Kim, HJ
Lee, W
机构
[1] Seoul Natl Univ, Sch Mat Sci & Engn, Seoul 151742, South Korea
[2] Samsung Elect Co Ltd, DRAM Proc Architecture Team, Memory Prod & Technol Div, Yongin, Gyeonggi Do, South Korea
来源
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | 2003年 / 42卷 / 4B期
关键词
D O I
10.1143/JJAP.42.1892
中图分类号
O59 [应用物理学];
学科分类号
摘要
A new combination process, which consists of the pad oxide undercut to smoothen the active top-edge of the shallow trench isolation (STI) and the dual gate oxidation, was investigated for a 256 M-bit mobile dynamic random access memory (DRAM) with V-D 1.8 V. An I-DSAT of a thin oxide transistor (5.0 nm thickness) with a dual gate oxide (DGOX) increased by >12% compared to that with a single gate oxide (SGOX, 6.5 nm thickness). It was. also found that the boron doses of the thin oxide transistor with the DGOX increased by >30% and >45% for the n-channel metal oxide semiconductor field effect transistor (nMOSFET) and p-channel MOSFET (pMOSFET), respectively, in order to obtain the same threshold voltage (V-th) as that with the SGOX due to a decrease of oxide thickness and the segregation of boron into either the Si/SiO2 interface or the SiO2 layer for a longer gate oxidation time. The refresh characteristics of the 256 M-bit mobile, DRAM, fabricated with new combination process, were greatly improved compared to that with the SGOX transistors due to a decrease in the gate induced drain leakage current, an electrical stress release and the STI top-edge corner rounding in the cell array.
引用
收藏
页码:1892 / 1896
页数:5
相关论文
共 15 条
[11]   Influence of process-induced stress on device characteristics and its impact on scaled device performance [J].
Smeys, P ;
Griffin, PB ;
Rek, ZU ;
De Wolf, I ;
Saraswat, KC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (06) :1245-1252
[12]  
WOLF S, 1995, SILICON PROCESSING, V3, P184
[13]   Control of cleaning performance of an ammonia and hydrogen peroxide mixture (APM) on the basis of a kinetic reaction model [J].
Yamamoto, K ;
Nakamura, A ;
Hase, U .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1999, 12 (03) :288-294
[14]  
Yugami J, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P855, DOI 10.1109/IEDM.1995.499351
[15]  
ZHU J, 1992, IEEE T ELECTRON DEV, V35, P145