Gate-overlapped lightly doped drain poly-Si thin-film transistors for large area AMLCD

被引:22
作者
Choi, KY [1 ]
Lee, JW [1 ]
Han, MK [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
关键词
polycrystalline silicon; thin-film transistors;
D O I
10.1109/16.678541
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have fabricated a gate-overlapped lightly doped drain (GO-LDD) polycrystalline silicon thin-film transistor (poly-Si TFT) applicable for large area AMLCD by employing the uniform and low-temperature doping techniques, such as ion shower doping and in situ doping. Experimental results show that the leakage current of the proposed TFT's is reduced by more than the magnitude of two orders, compared with that of conventional nonoffset TFT, while the ON current is scarcely decreased. It is verified by the device simulator that the electron concentration in the LDD region is increased under the ON state and decreased under the OFF state due to the field plate with gate potential over the LDD region. Furthermore, the vertical peak electric field in the LDD region is decreased significantly by the extended field plate potential during the OFF state. It is observed that the gate bias stress degrades significantly the subthreshold slope of the ion shower doped GO-LDD TFT's at the low drain bias but does not degrade the device characteristics of those with in situ doping due to the high-quality TEOS SiO2 interlayer.
引用
收藏
页码:1272 / 1279
页数:8
相关论文
共 23 条
[1]   A novel gate-overlapped LDD poly-si thin-film transistor [J].
Choi, KY ;
Han, MK .
IEEE ELECTRON DEVICE LETTERS, 1996, 17 (12) :566-568
[2]   Two-step annealed polycrystalline silicon thin-film transistors [J].
Choi, KY ;
Han, MK .
JOURNAL OF APPLIED PHYSICS, 1996, 80 (03) :1883-1890
[3]   Hydrogen passivation on the grain boundary and intragranular defects in various polysilicon thin-film transistors [J].
Choi, KY ;
Yoo, JS ;
Han, MK ;
Kim, YS .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B) :915-918
[4]   ANOMALOUS LEAKAGE CURRENT IN LPCVD POLYSILICON MOSFETS [J].
FOSSUM, JG ;
ORTIZCONDE, A ;
SHICHIJO, H ;
BANERJEE, SK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (09) :1878-1884
[5]  
Hack M., 1988, International Electron Devices Meeting. Technical Digest (IEEE Cat. No.88CH2528-8), P252, DOI 10.1109/IEDM.1988.32804
[6]  
Hayashi H, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P829, DOI 10.1109/IEDM.1995.499345
[7]   DEVICE SENSITIVITY OF FIELD-PLATED POLYSILICON HIGH-VOLTAGE TFTS AND THEIR APPLICATION TO LOW-VOLTAGE OPERATION [J].
HUANG, TY ;
WU, IW ;
LEWIS, AG ;
CHIANG, A ;
BRUCE, RH .
IEEE ELECTRON DEVICE LETTERS, 1990, 11 (11) :541-543
[8]   A SIMPLER 100-V POLYSILICON TFT WITH IMPROVED TURN-ON CHARACTERISTICS [J].
HUANG, TY ;
WU, IW ;
LEWIS, AG ;
CHIANG, A ;
BRUCE, RH .
IEEE ELECTRON DEVICE LETTERS, 1990, 11 (06) :244-246
[9]   STRUCTURAL DIMENSION EFFECTS OF PLASMA HYDROGENATION ON LOW-TEMPERATURE POLY-SI THIN-FILM TRANSISTORS [J].
KIM, YS ;
CHOI, KY ;
LEE, SK ;
MIN, BH ;
HAN, MK .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1994, 33 (1B) :649-653
[10]  
Lee KH, 1996, IEEE ELECTR DEVICE L, V17, P258