On-line testing for VLSI - A compendium of approaches

被引:150
作者
Nicolaidis, M
Zorian, Y
机构
[1] TIMA, Reliable Integrated Syst Grp, F-38031 Grenoble, France
[2] Logicvis, San Jose, CA 95110 USA
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 1998年 / 12卷 / 1-2期
关键词
on-line testing; self-checking circuits; fail-safe circuits; SEU hardened circuits; monitoring of reliability indicators; current monitors; thermal monitors; radiation monitors;
D O I
10.1023/A:1008244815697
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an overview of a comprehensive collection of on-line testing techniques for VLSI. Such techniques are for instance: self-checking design, allowing high quality concurrent checking by means of hardware cost drastically lower than duplication; signature monitoring, allowing low cost concurrent error detection for FSMs; on-line monitoring of reliability relevant parameters such as current, temperature, abnormal delay, signal activity during steady state, radiation dose, clock waveforms, etc.; exploitation of standard BIST, or implementation of BIST techniques specific to on-line testing (Transparent BIST, Built-In Concurrent Self-Test,...); exploitation of scan paths to transfer internal states for performing various tasks for on-line testing or fault tolerance; fail-safe techniques for VLSI, avoiding complex fail-safe interfaces using discrete components; radiation hardened designs, avoiding expensive fabrication process such as SOI, etc.
引用
收藏
页码:7 / 20
页数:14
相关论文
共 124 条
[1]  
ALTET J, 1996, 2 IEEE INT ON LIN TE
[2]   DESIGN OF TOTALLY SELF-CHECKING CHECK CIRCUITS FOR M-OUT-OF-N CODES [J].
ANDERSON, DA ;
METZE, G .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (03) :263-269
[3]  
ANDERSON DA, 1971, R527 U ILL
[4]  
ARABI K, 1997, INT TEST C WASH DC N
[5]  
ARABI K, 1996, 1996 IEEE INT ON LIN
[6]  
ASHJAEE MJ, 1977, IEEE T COMPUT, V26, P737, DOI 10.1109/TC.1977.1674911
[7]   ARITHMETIC ALGORITHMS FOR ERROR-CODED OPERANDS [J].
AVIZIENIS, A .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (06) :567-572
[8]   STAR (SELF-TESTING AND REPAIRING) COMPUTER - INVESTIGATION OF THEORY AND PRACTICE OF FAULT-TOLERANT COMPUTER DESIGN [J].
AVIZIENIS, A ;
GILLEY, GC ;
MATHUR, FP ;
RENNELS, DA ;
ROHR, JA ;
RUBIN, DK .
IEEE TRANSACTIONS ON COMPUTERS, 1971, C 20 (11) :1312-+
[9]  
BAKER K, 1994, P 1994 INT TEST C WA
[10]   A NOTE ON ERROR DETECTION CODES FOR ASYMMETRIC CHANNELS [J].
BERGER, JM .
INFORMATION AND CONTROL, 1961, 4 (01) :68-&