On-line testing for VLSI - A compendium of approaches

被引:150
作者
Nicolaidis, M
Zorian, Y
机构
[1] TIMA, Reliable Integrated Syst Grp, F-38031 Grenoble, France
[2] Logicvis, San Jose, CA 95110 USA
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 1998年 / 12卷 / 1-2期
关键词
on-line testing; self-checking circuits; fail-safe circuits; SEU hardened circuits; monitoring of reliability indicators; current monitors; thermal monitors; radiation monitors;
D O I
10.1023/A:1008244815697
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an overview of a comprehensive collection of on-line testing techniques for VLSI. Such techniques are for instance: self-checking design, allowing high quality concurrent checking by means of hardware cost drastically lower than duplication; signature monitoring, allowing low cost concurrent error detection for FSMs; on-line monitoring of reliability relevant parameters such as current, temperature, abnormal delay, signal activity during steady state, radiation dose, clock waveforms, etc.; exploitation of standard BIST, or implementation of BIST techniques specific to on-line testing (Transparent BIST, Built-In Concurrent Self-Test,...); exploitation of scan paths to transfer internal states for performing various tasks for on-line testing or fault tolerance; fail-safe techniques for VLSI, avoiding complex fail-safe interfaces using discrete components; radiation hardened designs, avoiding expensive fabrication process such as SOI, etc.
引用
收藏
页码:7 / 20
页数:14
相关论文
共 124 条
[21]   ONSET REALIZATION OF FAIL-SAFE SEQUENTIAL-MACHINES [J].
DIAZ, M ;
GEFFROY, JC ;
COURVOISIER, M .
IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (02) :133-138
[22]  
DIAZ M, 1974, P 4 INT FAULT TOL CO
[23]  
DUARTE RO, 1997, IEEE INT ON LIN TEST
[24]  
DUARTE RO, 1998, J ELECTRON TEST, V12, P7
[25]  
FRANCO P, 1994, 12 IEEE VLSI TEST S
[26]   OPTIMAL ERROR DETECTION CODES FOR COMPLETELY ASYMMETRIC BINARY CHANNELS [J].
FREIMAN, CV .
INFORMATION AND CONTROL, 1962, 5 (01) :64-&
[27]   CONCURRENT ERROR-DETECTION IN HIGHLY STRUCTURED LOGIC-ARRAYS [J].
FUCHS, WK ;
CHEN, CYR ;
ABRAHAM, JA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (04) :583-594
[28]  
FUTSUHARA K, 1988, 18 INT S FAULT TOL C, P15
[29]   AN ERROR-DETECTING BINARY ADDER . A HARDWARE-SHARED IMPLEMENTATION [J].
GADDESS, TG .
IEEE TRANSACTIONS ON COMPUTERS, 1970, C 19 (01) :34-&
[30]  
Garcia O. N., 1968, Proceedings of the second annual Princeton conference on information sciences and systems, P89