A parametric hardware fine acceleration/deceleration algorithm and its implementation

被引:2
作者
Shuai Ji
Tianliang Hu
Chengrui Zhang
Shuren Sun
机构
[1] Shandong University,School of Mechanical Engineering
[2] Ministry of Education,Key Laboratory of High Efficiency and Clean Mechanical Manufacture (Shandong University)
来源
The International Journal of Advanced Manufacturing Technology | 2012年 / 63卷
关键词
Motion control; Acceleration/deceleration; Interpolation; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
Speed control is a very important factor to machining quality. In order to get high dynamic performance at the time of the machining speed changing, many kinds of algorithm for the acceleration/deceleration control have been proposed. The techniques which employ polynomial functions or digital convolution to generate velocity profile have been widely used and achieved good performance in motion control system. However, the control cycle of all these methods is one interpolation interval at least, and the velocity jump between two adjacent interpolation intervals during the acceleration/deceleration stage cannot be avoided. In this paper, a hardware fine acceleration/deceleration algorithm inside a single interpolation cycle is proposed to make the velocity change smoothly all the time even inside the interpolation interval. Based on this approach, an acceleration/deceleration fine interpolation circuit is designed with Verilog hardware description language and implemented in field programmable gate array. At last, the algorithm is applied in a three-axes motion controller and achieves a better machining performance than the one without this algorithm.
引用
收藏
页码:1109 / 1115
页数:6
相关论文
共 22 条
  • [21] Li CX(undefined)undefined undefined undefined undefined-undefined
  • [22] Du DS(undefined)undefined undefined undefined undefined-undefined