RESONANT TUNNELING OF 1-DIMENSIONAL ELECTRONS ACROSS AN ARRAY OF 3-DIMENSIONALLY CONFINED POTENTIAL WELLS

被引:2
作者
ALLEE, DR
CHOU, SY
HARRIS, JS
PEASE, RFW
机构
[1] Department of Electrical Engineering Stanford University, Stanford
关键词
D O I
10.1016/0749-6036(90)90125-Q
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A lateral resonant tunneling field effect transistor has been fabricated with a gate electrode in the form of a railway such that the two rails form a lateral double barrier potential at the GaAs/AlGaAs interface. The ties confine the electrons in the third dimension forming an array of potential boxes or three dimensionally confined potential wells. The width of the ties and rails is 50nm; the spacings between the ties and between the two rails are 230nm and 150nm respectively. The ties are 750nm long and extend beyond the the two rails forming one dimensional wires on either side. Conductance oscillations are observed in the drain current at 4.2K as the gate voltage is scanned. Comparison with devices with a solid gate, and with a monorail gate with ties fabricated on the same wafer suggest that these conductance oscillations are electron resonant tunneling from one dimensional wires through the quasi-bound states of the three dimensionally confined potential wells. Comparison with a device with a two rail gate without ties (previously published) indicates that additional confinement due to the ties enhances the strength of the conductance oscillations. © 1990.
引用
收藏
页码:131 / 134
页数:4
相关论文
共 11 条
[11]   SURFACE SUPERLATTICE FORMATION IN SILICON INVERSION-LAYERS USING 0.2-MU-M PERIOD GRATING-GATE ELECTRODES [J].
WARREN, AC ;
ANTONIADIS, DA ;
SMITH, HI ;
MELNGAILIS, J .
IEEE ELECTRON DEVICE LETTERS, 1985, 6 (06) :294-296