SURFACE-POTENTIAL DEPENDENCE OF INTERFACE-STATE PASSIVATION IN METAL-TUNNEL-OXIDE-SILICON DIODES

被引:15
作者
ANDERSSON, MO
LUNDGREN, A
LUNDGREN, P
机构
[1] Department of Solid State Electronics, Chalmers University of Technology
关键词
D O I
10.1103/PhysRevB.50.11666
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Interface-state passivation during dc biased postmetallization annealing at ∼350 °C was studied in very thin oxide (∼31) metal-tunnel-oxide- silicon structures. The gate metal was aluminum and the substrate was 111 oriented and of p type. Capacitance-voltage and tunnel-current-voltage measurements were used after the anneals to monitor the passivation of interface states. It was found that the passivation process of the initially present interface states is directly dependent on the surface potential but not on the average oxide electric field or the tunnel current. A negative gate voltage increases the passivation rate, whereas a positive gate voltage decreases it as compared to unbiased annealing. The interface states bear significant resemblances to Pb centers, which are dangling bonds on trivalently bonded Si atoms at the interface. The present observations are found to agree well with the theoretical calculations by Edwards [Phys. Rev. B 44, 1832 (1991)] on the surface-potential dependence of the passivation of Pb centers by molecular hydrogen. Furthermore, we report on the impact of biased annealing on the tunnel current and the flatband voltage and also on the behavior of electrically stressed devices during biased annealing. The beneficial effect of a negatively biased annealing makes it possible to find an optimum time and voltage, roughly 1000 s at a gate voltage of -1.2 V in our case, for simultaneously minimizing the dc tunnel current, flatband voltage shifts, and the density of fast interface states in these diodes. None of the passivation events was found to be promoted by annealing in a 10% H2/Ar ambient compared to annealing in an N2 ambient. © 1994 The American Physical Society.
引用
收藏
页码:11666 / 11676
页数:11
相关论文
共 40 条
[1]   ANNEALING AND CHARGING OF SLOW AND FAST STATES IN METAL-TUNNEL OXIDE-SILICON DIODES MEASURED USING CAPACITANCE-VOLTAGE AND CURRENT-VOLTAGE TECHNIQUES [J].
ANDERSSON, MO ;
LUNDGREN, P ;
ENGSTROM, O ;
FARMER, KR .
MICROELECTRONIC ENGINEERING, 1993, 22 (1-4) :235-238
[2]   NEGATIVE CHARGING IN ULTRATHIN METAL-OXIDE-SILICON TUNNEL-DIODES [J].
ANDERSSON, MO ;
FARMER, KR ;
ENGSTROM, O .
JOURNAL OF APPLIED PHYSICS, 1992, 71 (04) :1846-1852
[3]   MODEL BASED ON TRAP-ASSISTED TUNNELING FOR 2-LEVEL CURRENT FLUCTUATIONS IN SUBMICROMETER METAL SILICON DIOXIDE SILICON DIODES [J].
ANDERSSON, MO ;
XIAO, Z ;
NORRMAN, S ;
ENGSTROM, O .
PHYSICAL REVIEW B, 1990, 41 (14) :9836-9842
[4]  
BALK P, UNPUB
[5]   SURFACE STATES AT STEAM-GROWN SILICON-SILICON DIOXIDE INTERFACES [J].
BERGLUND, CN .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1966, ED13 (10) :701-+
[6]   DISSOCIATION KINETICS OF HYDROGEN-PASSIVATED (111) SI-SIO2 INTERFACE DEFECTS [J].
BROWER, KL .
PHYSICAL REVIEW B, 1990, 42 (06) :3444-3453
[7]   KINETICS OF H-2 PASSIVATION OF PB CENTERS AT THE (111) SI-SIO2 INTERFACE [J].
BROWER, KL .
PHYSICAL REVIEW B, 1988, 38 (14) :9657-9666
[8]   ESR CENTERS, INTERFACE STATES, AND OXIDE FIXED CHARGE IN THERMALLY OXIDIZED SILICON WAFERS [J].
CAPLAN, PJ ;
POINDEXTER, EH ;
DEAL, BE ;
RAZOUK, RR .
JOURNAL OF APPLIED PHYSICS, 1979, 50 (09) :5847-5854
[9]   CONDUCTANCE ASSOCIATED WITH INTERFACE STATES IN MOS TUNNEL STRUCTURES [J].
CARD, HC ;
RHODERICK, EH .
SOLID-STATE ELECTRONICS, 1972, 15 (09) :993-+
[10]   PASSIVATION AND DEPASSIVATION OF SILICON DANGLING BONDS AT THE SI/SIO2 INTERFACE BY ATOMIC-HYDROGEN [J].
CARTIER, E ;
STATHIS, JH ;
BUCHANAN, DA .
APPLIED PHYSICS LETTERS, 1993, 63 (11) :1510-1512