THE DESIGN AND OPTIMIZATION OF HIGH-PERFORMANCE, DOUBLE-POLY SELF-ALIGNED P-N-P TECHNOLOGY

被引:17
作者
LU, PF [1 ]
WARNOCK, JD [1 ]
CRESSLER, JD [1 ]
JENKINS, KA [1 ]
TOH, KY [1 ]
机构
[1] COLUMBIA UNIV, DEPT ELECT ENGN, NEW YORK, NY 10027 USA
关键词
D O I
10.1109/16.81633
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the device design and performance of a double-poly self-aligned p-n-p technology, featuring a low-resistivity p+ subcollector, thin p-epi, and boron-doped poly-emitter. Device isolation was provided by deep and shallow trenches which reduce the collector-to-substrate capacitance while maintaining a high breakdown voltage (greater-than-or-equal-to 40 V). By utilizing a shallow emitter process in conjunction with an optimized arsenic-base implant, devices with emitter-base junction depths as shallow as 20 nm, and base widths less than 100 nm were obtained. Cut-off frequencies up to 27 GHz were obtained, and the ac performance was demonstrated by an NTL-gate delay of 36 pS, and an active-pull-down (APD) ECL-gate delay of 20 pS. This high-performance p-n-p technology was developed to be compatible with existing double-poly n-p-n technologies. Thus the matching speed of p-n-p devices opens up new opportunities for high-performance complementary bipolar circuits.
引用
收藏
页码:1410 / 1418
页数:9
相关论文
共 42 条
[31]   RESISTIVITY-DOPANT DENSITY RELATIONSHIP FOR PHOSPHORUS-DOPED SILICON [J].
THURBER, WR ;
MATTIS, RL ;
LIU, YM ;
FILLIBEN, JJ .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1980, 127 (08) :1807-1812
[32]  
TOH KY, 1989 ISSC, P224
[33]   MINORITY-CARRIER TRANSPORT IN NONUNIFORMLY DOPED SILICON - AN ANALYTICAL APPROACH [J].
VERHOEF, LA ;
SINKE, WC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (01) :210-221
[34]  
Warnock J., 1989, International Electron Devices Meeting 1989. Technical Digest (Cat. No.89CH2637-7), P903, DOI 10.1109/IEDM.1989.74201
[35]   BORON-DOPED EMITTERS FOR HIGH-PERFORMANCE VERTICAL PNP TRANSISTORS [J].
WARNOCK, J ;
LU, PF ;
CHEN, TC ;
MEYERSON, B .
PROCEEDINGS OF THE 1989 BIPOLAR CIRCUITS AND TECHNOLOGY MEETING, 1989, :186-189
[36]   SUB-300-PS CBL CIRCUITS [J].
WIEDMANN, SK ;
CHEN, TC ;
CHUANG, CT ;
HEUBER, K ;
WENDEL, DF ;
WARNOCK, J ;
LI, GP ;
CHIN, K ;
NING, TH .
IEEE ELECTRON DEVICE LETTERS, 1989, 10 (11) :484-486
[37]  
WIEDMANN SK, 1985, VLSI TECH S, P38
[38]  
WIEDMANN SK, 1987, IEDM, P96
[39]  
YAMAGUCHI C, 1987 VLSI TECH S, P39
[40]  
YU HN, 1966, Patent No. 3312881