ELECTRICAL ANALYSIS AND MODELING OF FLOATING-GATE FAULT

被引:56
作者
RENOVELL, M
CAMBON, G
机构
[1] Laboratoire d'Informatique, Robotique et Microèlectronique de Montpellier, URA D03710 CNRS, University of Montpellier II: Sciences and Techniques of Languedoc
关键词
D O I
10.1109/43.177407
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is widely assumed that an open gate fault in a MOS transistor is equivalent to a stuck-at fault. In this paper we demonstrate that a floating gate transistor (FGT) is influenced by its topological environment. The equivalent gate-to-source voltage of the FGT depends on the initial charges trapped in the gate dioxide, the surrounding potential of metal lines and the drain-to-source voltage of the FGT itself. In the first part of this paper, an electrical study of the floating gate fault is presented. A theoretical model is proposed, taking into account the influence of the transistor's environment. Analytical expressions for the equivalent gate-to-source voltage are derived and the FGT's electrical operation mode is analyzed. In the second part, this model is validated by SPICE simulations and by actual device measurements. Finally, in the last part, the problem of testing for floating gate transistors is discussed.
引用
收藏
页码:1450 / 1458
页数:9
相关论文
共 12 条
[1]  
ARMSTRONG DB, 1966, IEEE T ELECTRON DEVI, V15
[2]  
BASCHIERA D, 1984, VLSI DESIGN OCT, P58
[3]  
CHAMPAC VH, 1991, 2ND P EUR TEST C MUN, P143
[4]  
ELLEUCH A, 1988, NOV ICM 88 INT C MIC
[5]  
GALIAY J, 1980, IEEE T COMPUT, V29, P527, DOI 10.1109/TC.1980.1675614
[6]  
GLASER AB, 1979, INTEGRATED CIRCUIT E
[7]  
MALY W, 1988, P INT C COMP AID DES, P344
[8]  
NICKEL VV, 1980, NOV P IEEE TEST C CH, P378
[9]   TOPOLOGY DEPENDENCE OF FLOATING GATE FAULTS IN MOS INTEGRATED-CIRCUITS [J].
RENOVELL, M ;
CAMBON, G .
ELECTRONICS LETTERS, 1986, 22 (03) :152-153
[10]  
RENOVELL M, 1986, THESIS U SCI MONTPEL