APPLICATION OF CHEMICAL MECHANICAL POLISHING TO THE FABRICATION OF VLSI CIRCUIT INTERCONNECTIONS

被引:199
作者
PATRICK, WJ
GUTHRIE, WL
STANDLEY, CL
SCHIABLE, PM
机构
[1] IBM General Technology Division, East Fishkill Facility, New York 12533, Hopewell Junction
关键词
D O I
10.1149/1.2085872
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Application of the chemical mechanical polishing of silicon dioxide used as the interlevel dielectric in the manufacture of VLSI chips has led to the development of a relatively simple process for fabrication of the device wiring on such chips. The polishing process is used to remove the interlevel dielectric from the tops of interconnect studs and produce a planarized surface ready for the next level of wiring. The characteristics of this polishing process were studied on both blanket films of oxide and on wafers with device topography. Empirical relationships were found, and the results applied to device manufacture, resulting in process simplification while increasing chip reliability and yield.
引用
收藏
页码:1778 / 1784
页数:7
相关论文
共 8 条
[1]  
BEYER KD, 1990, Patent No. 4944836
[2]  
Goto H., 1982, International Electron Devices Meeting. Technical Digest, P58
[3]   FORMATION OF PLANAR N+ POCKETS IN GAAS FOR MIXER DIODE FABRICATION [J].
GRIFFIN, JA ;
SPENCER, MG ;
HARRIS, GL ;
COMAS, J .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (08) :1096-1099
[4]  
Hamaguchi T., 1985, International Electron Devices Meeting. Technical Digest (Cat. No. 85CH2252-5), P688
[5]  
KOUCKY J, 1984, GLASS TECHNOL, V25, P240
[6]  
KUBOTA T, 1987, IEDM, P344
[7]  
SCHWARTZ GC, 1989, ELECTROCHEMICAL SOC, P493
[8]  
SCHWARTZ GC, 1987, ELECTROCHEMICAL SOC, P493