A 10-B 15-MHZ CMOS RECYCLING 2-STEP A/D CONVERTER

被引:74
作者
SONG, BS
LEE, SH
TOMPSETT, MF
机构
[1] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
[2] AT&T BELL LABS,MURRAY HILL,NJ 07974
关键词
D O I
10.1109/4.62176
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A two-step recycling technique is applied to implement a 10-b CMOS analog-to-digital (A/D) converter with a video conversion rate of 15 Msample/s. In a prototype digitally corrected converter, one capacitor-array multiplying digital-to-analog converter (MDAC) is used repeatedly as a sample-and-hold (S/H) amplifier, a DAC, and a residue amplifier so that the proposed converter may obtain linearity with the capacitor-array matching. An experimental fully differential A/D converter implemented using a double-poly 1-μ.m CMOS technology consumes 250 mW with a 5-V single supply, and its active die area including all digital logic and output buffers is 1.75 mm2 (2700 mil2). © 1990 IEEE
引用
收藏
页码:1328 / 1338
页数:11
相关论文
共 23 条
[21]   AN 8-BIT, 100 MS/S FLASH ADC [J].
YOSHII, Y ;
ASANO, K ;
NAKAMURA, M ;
YAMADA, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :842-846
[22]  
YOSHII Y, 1987, FEB ISSCC, P96
[23]   A CMOS 8-BIT HIGH-SPEED A/D CONVERTER IC [J].
YUKAWA, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (03) :775-779