COMPUTATION OF STEADY-STATE CMOS LATCHUP CHARACTERISTICS

被引:15
作者
COUGHRAN, WM
PINTO, MR
SMITH, RK
机构
[1] AT&T, Murray Hill, NJ, USA, AT&T, Murray Hill, NJ, USA
关键词
INTEGRATED CIRCUITS; VLSI;
D O I
10.1109/43.3162
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Robust computational techniques are presented for steady-state characterization of CMOS latchup via numerical device simulation. Of specific interest are efficient means of accurately evaluating knees in I-V characteristics, corresponding to latchup triggering and holding points. Making use of predictor-corrector continuation procedures and special initial-guess strategies, more than an order of magnitude improvement in computational efficiency is achieved over previous approaches. It is shown that for some latchup problems, these methods are essential due to their unique ability to trace characteristics that are multivalued in both I and V. Simulated results for both triggering and holding characteristics of a VLSI CMOS process are presented, from which primary structural dependencies are identified and new physical insight is obtained.
引用
收藏
页码:307 / 323
页数:17
相关论文
共 37 条
[31]   A LOCALLY PARAMETERIZED CONTINUATION PROCESS [J].
RHEINBOLDT, WC ;
BURKARDT, JV .
ACM TRANSACTIONS ON MATHEMATICAL SOFTWARE, 1983, 9 (02) :215-235
[32]  
Rheinboldt WC, 1986, NUMERICAL ANAL PARAM
[33]   LARGE-SIGNAL ANALYSIS OF A SILICON READ DIODE OSCILLATOR [J].
SCHARFETTER, DL ;
GUMMEL, HK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1969, ED16 (01) :64-+
[34]  
SMITH RK, IN PRESS COMPUTING M, V7
[35]  
SWIRHUN SE, 1985, IEEE T ELECTRON DEV, V32, P194, DOI 10.1109/T-ED.1985.21929
[36]  
SZE SM, 1981, PHYSICS SEMICONDUCTO
[37]  
Taur Y., 1984, International Electron Devices Meeting. Technical Digest (Cat. No. 84CH2099-0), P398