A 2-CHIP 1.5-GBD SERIAL LINK INTERFACE

被引:23
作者
WALKER, RC
STOUT, CL
WU, JT
LAI, B
YEN, CS
HORNAK, T
PETRUNO, PT
机构
[1] HEWLETT PACKARD CO,INSTRUMENTS & PHOTON LAB,PALO ALTO,CA 94304
[2] NATL CHIAO TUNG UNIV,DEPT ELECTR ENGN,HSINCHU 300,TAIWAN
[3] HEWLETT PACKARD CO,DIV COMMUN COMPONENTS,SAN JOSE,CA 95131
关键词
D O I
10.1109/4.173109
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A silicon bipolar transmitter and receiver chip pair transfers parallel data across a 1.5-GBd serial link. A new "conditional-invert master transition" code and phase-locked loop are described and analyzed that provide adjustment-free clock recovery and frame synchronization. The packaged parts require no external components and operate over a range of 700 to 1500 MHz using an on-chip VCO. The line code and handshake protocol have been accepted by the Serial-HIPPI implementor's group for serially transmitting 800-Mb/s HIPPI data, an ANSI standard, and by SCI-FI, an IEEE standard for interconnecting cooperating computers.
引用
收藏
页码:1805 / 1811
页数:7
相关论文
共 7 条
[1]   A HIGH-SPEED BIPOLAR TECHNOLOGY FEATURING SELF-ALIGNED SINGLE-POLY BASE AND SUBMICROMETER EMITTER CONTACTS [J].
HUANG, WM ;
DROWLEY, CI ;
VANDEVOORDE, PJ ;
PETTENGILL, D ;
TURNER, JE ;
KAPOOR, AK ;
LIN, CH ;
BURTON, G ;
ROSNER, SJ ;
BRIGHAM, K ;
FU, HS ;
OH, SY ;
SCOTT, MP ;
CHIANG, SY ;
WANG, A .
IEEE ELECTRON DEVICE LETTERS, 1990, 11 (09) :412-414
[2]   A 1.5 GB/S LINK INTERFACE CHIPSET FOR COMPUTER-DATA TRANSMISSION [J].
WALKER, RC ;
HORNAK, T ;
YEN, CS ;
DOERNBERG, J ;
SPRINGER, KH .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1991, 9 (05) :698-703
[3]   TIME-DOMAIN SKIN-EFFECT MODEL FOR TRANSIENT ANALYSIS OF LOSSY TRANSMISSION-LINES [J].
YEN, CS ;
FAZARINC, Z ;
WHEELER, RL .
PROCEEDINGS OF THE IEEE, 1982, 70 (07) :750-757
[4]  
1991, SERIAL HIPPI SPECIFI
[5]  
1990, ANSI X3T93
[6]  
1985, FDDI PHY ANSI X3T985
[7]  
1990, IEEE P1596