A PROGRAMMABLE ANALOG VLSI NEURAL-NETWORK PROCESSOR FOR COMMUNICATION RECEIVERS

被引:17
作者
CHOI, JG
BANG, SH
SHEU, BJ
机构
[1] Department of Electrical Engineering (Electro Physics and Systems), Center for Neural Engineering, University of Southern California, Los Angeles
来源
IEEE TRANSACTIONS ON NEURAL NETWORKS | 1993年 / 4卷 / 03期
关键词
D O I
10.1109/72.217191
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
An analog VLSI neural network processor was designed and fabricated for communication receiver applications. It does not require a priori estimation of the channel characteristics. A powerful channel equalizer was implemented with this processor chip configured as a four-layered perceptron network. The compact synapse cell is realized with an enhanced wide-range Gilbert multiplier circuit. The output neuron consists of a linear current-to-voltage converter and a sigmoid function generator with a controllable voltage gain. Network training is performed by the modified Kalman neuro-filtering algorithm to speed up the convergence process for intersymbol interference and white Gaussian noise communication channels. The learning process is done in the companion DSP board which also keeps the synapse weight for later use of the chip. The VLSI neural network processor chip occupies a silicon area of 4.6 mm x 6.8 mm and was fabricated in a 2-mum double-polysilicon CMOS technology. System analysis and experimental result are presented.
引用
收藏
页码:484 / 495
页数:12
相关论文
共 35 条
[1]  
BANG SH, 1992, P IEEE INT S CIRCUIT, V6, P2933
[2]   FLOATING VOLTAGE-CONTROLLED RESISTORS IN CMOS TECHNOLOGY [J].
BANU, M ;
TSIVIDIS, Y .
ELECTRONICS LETTERS, 1982, 18 (15) :678-679
[3]   AN ANALOG NEURAL NETWORK PROCESSOR WITH PROGRAMMABLE TOPOLOGY [J].
BOSER, BE ;
SACKINGER, E ;
BROMLEY, J ;
LECUN, Y ;
JACKEL, LD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (12) :2017-2025
[4]  
CHOI J, 1992, JUN P IEEE INNS INT, V2, P637
[5]  
DHAOUADI R, 1990, JUN IEEE P POW EL SP
[6]  
Fang S. C., 1983, IEEE Circuits and Systems Magazine, V5, P41, DOI 10.1109/MCAS.1983.6323886
[7]  
Fang S. C., 1983, IEEE Circuits and Systems Magazine, V5, P4, DOI 10.1109/MCAS.1983.6323864
[8]   A VLSI NEURAL PROCESSOR FOR IMAGE DATA-COMPRESSION USING SELF-ORGANIZATION NETWORKS [J].
FANG, WC ;
SHEU, BJ ;
CHEN, OTC ;
CHOI, J .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1992, 3 (03) :506-518
[9]  
GIBSON GJ, 1990, IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS : ICC 90, VOLS 1-4, P649, DOI 10.1109/ICC.1990.117158
[10]  
GOWDA SM, 1991, MAY IEEE CUST INT CI