PROGRAMMABLE ANALOG VECTOR MATRIX MULTIPLIERS

被引:58
作者
KUB, FJ [1 ]
MOON, KK [1 ]
MACK, IA [1 ]
LONG, FM [1 ]
机构
[1] UNIV WYOMING,DEPT ELECT ENGN,LARAMIE,WY 82071
关键词
D O I
10.1109/4.50305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
- This paper describes a VLSI-compatible approach for vec tor-matrix multipliers consisting of a two-dimensional array of analog multiplier circuits with the weight matrix values capacitively stored as analog voltages. The performances of several MOSFET analog multiplier circuits including the triode, differential pair, Gilbert, and modified Gilbert multiplier circuits are evaluated. The weight retention characteristics of the capacitive storage approach are evaluated as a function of temperature with effective weight decay rates of 30 and 0.6 mV/s at room temperature measured for the single- and double-capacitor storage arrangements, respectively. The design approach for a 32×32 programmable vector-matrix multiplier circuit with an analog serial-to-parallel multiplexer for the input vector and an analog parallel-to-serial multiplexer for the output vector is described. An architecture for cascading the 32×32 vector-matrix multiplier circuits to implement multilevel artificial neural networks is described. © 1990 IEEE
引用
收藏
页码:207 / 214
页数:8
相关论文
共 13 条
[1]   A 20-V 4-QUADRANT CMOS ANALOG MULTIPLIER [J].
BABANEZHAD, JN ;
TEMES, GC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) :1158-1168
[2]  
EBERHART S, 1989, JUN P INT JOINT C NE, P183
[3]  
GRAF HP, 1988, JUL P IEEE INT C NEU, P461
[4]  
HOLLER M, 1989, JUN P INT JOINT C NE, P191
[5]  
Kub F. J., 1989, 1989 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.89TH0262-6), P97
[6]  
KUB FJ, 1988, 1ST P ANN INNS M BOS, P389
[7]  
KUB FJ, 1988, JUL IEEE INT C NEUR
[8]  
KUB FJ, 1989, JUN P INT JOINT C NE, P461
[9]   A +/-5-V CMOS ANALOG MULTIPLIER [J].
QIN, SC ;
GEIGER, RL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :1143-1147
[10]  
RUMELHART DE, 1986, PARALLEL DISTRIBUTED, pCH8