A SPIN-ON-GLASS FILM TREATMENT TECHNOLOGY USING A FLUOROALKOXYSILANE VAPOR AT ROOM-TEMPERATURE

被引:14
作者
HOMMA, T
MURAO, Y
机构
[1] NEC Corporation, ULSI Device Development Laboratories, Sagamihara, Kanagawa 229
关键词
D O I
10.1149/1.2220761
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
A spin-on-glass (SOG) film modification technology, using a fluoroalkoxysilane [FSi(OR)3] vapor treatment (FAST) at room temperature, is developed. The silanol-based SOG films with the thickness of about 0.25 mum can be modified by the fluorotriethoxysilane (FTES) monomers, and their properties are improved with increasing the FAST time. It has been revealed that the fluorine atoms are deeply and uniformly distributed across the modified SOG films. It has also been clarified that the modified SOG films have lightly bonded Si-O networks with less residual OH radical than those without the FAST process. At the FAST time of 120 min, the modified SOG film's refractive index is 1.398, density is 2.20 cm3,, and shrinkage is - 5 % (increase). The hypothetical mechanism of the FAST is: fluoroalkoxysilane monomers are differed into the SOG films, adsorbed to the Si-OH bonds existing in the SOG precursors, then the precursors are cross-linked with assistance of FTES monomers by a catalytic dehydration reaction at room temperature. Warpage variations for a 500 mum thick, 4 in. Si wafer with a 0.25 mum thick modified SOG film in a heating cycle with the temperatures ranging from 25 to 430-degrees-C are less than 2.1 mum which is three times smaller than those without the FA.ST process (6.3 mum). The moisture absorbed in the modified SOG films is about 2 weight percent (w/o) which is eight times smaller than that without the FAST process (16 w/o). The leakage current through the films, measured using an Al/SOG film/p-Si structure (-5 V to Al) decreases with increasing the FAST time. The leakage current at the FAST time of 120 min is about three orders of magnitude smaller than those without the FAST process. The FAST technique has been applied to interlayer dielectric film planarization of a double level Al interconnection without using any SOG etchback process, where pure Al is used as wiring materials. The surface planarization characteristics are better than those using the conventional SOG etchback process. Neither crack nor void is observed in the trenches between the Al wirings. For the double level Al interconnections formed on 4 in. Si wafers, via hole resistances and yields, which have been obtained from five wafers with 100 chips of 10,000 via chains on each wafer, are 0.11 to 0.13 OMEGA/unit and 98%, respectively. The via hole diameter in this experiment is 0.9 mum. The via hole resistance increase and open circuit, which are very common in the conventional SOG planarization process without using any SOG etchback, has not been observed for the double level Al interconnections, even without using any SOG etchback process.
引用
收藏
页码:2046 / 2051
页数:6
相关论文
共 16 条
[1]   CALCULATED ELASTIC-CONSTANTS FOR STRESS PROBLEMS ASSOCIATED WITH SEMICONDUCTOR DEVICES [J].
BRANTLEY, WA .
JOURNAL OF APPLIED PHYSICS, 1973, 44 (01) :534-535
[2]  
DIAMAND YS, 1990, J ELECTROCHEM SOC, V137, P190
[3]   STRESS-INDUCED GRAIN-BOUNDARY FRACTURES IN AL-SI INTERCONNECTS [J].
HINODE, K ;
OWADA, N ;
NISHIDA, T ;
MUKAI, K .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1987, 5 (02) :518-522
[4]  
HIRASHITA N, 1990, 1990 INT REL PHYS S, P216
[5]   A ROOM-TEMPERATURE CHEMICAL VAPOR-DEPOSITION SIOF FILM FORMATION TECHNOLOGY FOR THE INERTIA-LAYER INSURING IN SUB-MULTILEVEL INTERCONNECTIONS [J].
HOMMA, T ;
YAMAGUCHI, R ;
MURAO, Y .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1993, 140 (03) :687-692
[6]  
HOMMA T, 1992, INT IEEE VLSI MULTIL, P65
[7]   REDUCTION OF WATER IN INORGANIC SPIN ON GLASS [J].
ITO, S ;
HOMMA, Y ;
SASAKI, E .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1991, 9 (05) :2696-2703
[8]  
ITOH S, 1990, J ELECTROCHEM SOC, V137, P1212
[9]   MEASUREMENT OF STRAINS AT SI-SIO2 INTERFACE [J].
JACCODINE, RJ ;
SCHLEGEL, WA .
JOURNAL OF APPLIED PHYSICS, 1966, 37 (06) :2429-+
[10]   POLYSILPHENYLENESILOXANE RESIN AS AN INTERLEVEL DIELECTRIC FOR VLSI MULTILEVEL INTERCONNECTIONS [J].
OIKAWA, A ;
FUKUYAMA, S ;
YONEDA, Y ;
HARADA, H ;
TAKADA, T .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1990, 137 (10) :3223-3229