MULTIFREQUENCY ZERO-JITTER DELAY-LOCKED LOOP

被引:24
作者
EFENDOVICH, A
AFEK, Y
SELLA, C
BIKOWSKY, Z
机构
[1] National Semiconductor (I.C.) Ltd., Herzlya B
关键词
D O I
10.1109/4.272097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The approach of an all-digital phase locked loop is used in this delay-locked loop circuit. This design is designated to a system with two processing units, a master CPU and a slave system chip, that share the same bus. It allows maximum utilization of the bus, as the minimal skew between the clocks of the two components significantly reduces idle periods, and also set-up and hold times. Changes in the operating frequency are possible, without falling out of synchronization. Due to the special lead-lag phase detector, the jitter of the clock is zero, when the loop is locked, under any working conditions.
引用
收藏
页码:67 / 70
页数:4
相关论文
共 6 条
[1]   THE 68040 32-B MONOLITHIC PROCESSOR [J].
ANDERSON, D ;
DEWITT, BC ;
EISELE, RL ;
GALLUP, MG ;
HO, YW ;
MCMAHAN, SC ;
MARQUETTE, D ;
MARTIN, B ;
SCHEUER, KC ;
SOOD, LC ;
SPOHRER, TS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1178-1189
[2]  
Best RE., 1984, PHASE LOCKED LOOPS T
[3]  
EFENDOVICH A, 1992, Patent No. 5218314
[4]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[5]   A SURVEY OF DIGITAL PHASE-LOCKED LOOPS [J].
LINDSEY, WC ;
CHIE, CM .
PROCEEDINGS OF THE IEEE, 1981, 69 (04) :410-431
[6]  
STOLL PA, 1982, VLSI DESIGN NOV, P59