DIGITAL VLSI BACKPROPAGATION NETWORKS

被引:4
作者
CARD, H
机构
[1] Univ of Manitoba, Winnipeg, Manit
来源
CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE | 1995年 / 20卷 / 01期
关键词
D O I
10.1109/CJECE.1995.7102060
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An overview is presented of digital VLSI implementations of artificial neural networks (ANNs) configured as multilayer:perceptrons employing the backpropagation learning algorithm. Several other network architectures and learning algorithms are also mentioned for comparison. We focus on those implementations which employ parallel hardware in the learning computations, not simply in the retrieval or classification process. The treatment extends from serial and parallel general-purpose simulators, which are simply programmed to implement these learning algorithms, to full custom CMOS chips or neurocomputers dedicated to one version of the learning model. Among the themes of this paper are topologies, bit-serial communications, arithmetic systems, and trade-offs between flexibility and performance.
引用
收藏
页码:15 / 23
页数:9
相关论文
共 76 条
[61]   AN ANALYSIS ON THE PERFORMANCE OF SILICON IMPLEMENTATIONS OF BACKPROPAGATION ALGORITHMS FOR ARTIFICIAL NEURAL NETWORKS [J].
REYNERI, LM ;
FILIPPI, E .
IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (12) :1380-1389
[62]   LEARNING REPRESENTATIONS BY BACK-PROPAGATING ERRORS [J].
RUMELHART, DE ;
HINTON, GE ;
WILLIAMS, RJ .
NATURE, 1986, 323 (6088) :533-536
[63]  
RYAN TF, 1994, VLSI FOR NEURAL NETWORKS AND ARTIFICIAL INTELLIGENCE, P151
[64]  
SEITZ C, 1990, VLSI PARALLEL COMPUT, P1
[65]  
SHAMS S, 1991, PARALLEL ALGORITHMS
[66]  
Thompson C. D., 1980, THESIS CARNEGIE MELL
[67]   PULSE-DENSITY MODULATION TECHNIQUE IN VLSI IMPLEMENTATIONS OF NEURAL NETWORK ALGORITHMS [J].
TOMBERG, JE ;
KASKI, KKK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1277-1286
[68]  
TOMLINSON MS, 1990, INT JOINT C NEURAL N, V2, P545
[69]  
TRELEAVEN P, 1989, IEEE MICRO, P8
[70]   A HIGH-SPEED DIGITAL NEURAL NETWORK CHIP WITH LOW-POWER CHAIN-REACTION ARCHITECTURE [J].
UCHIMURA, K ;
SAITO, O ;
AMEMIYA, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1862-1867