CELL-BASED FULLY INTEGRATED CMOS FREQUENCY-SYNTHESIZERS

被引:63
作者
MIJUSKOVIC, D
BAYER, M
CHOMICZ, T
GARG, N
JAMES, F
MCENTARFER, P
PORTER, J
机构
[1] Semicustom Operation, High Performance Microprocessor Division, Motorola, Inc., Chandler
[2] Semicustom Operation, High Performance Microprocessor Division, Integrated Circuit Laboratory, David Sarnoff Research Center, Motorola, Inc., Chandler, AZ 85224., Princeton, NJ
关键词
D O I
10.1109/4.278348
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A family of standard cells for phase-locked loop (PLL) applications is presented. The applications are processed using a 1.5 mum, n-well, double-polysilicon, double-layer metal CMOS process. Applications include frequency synthesis for computer clock generation, disk drives, and pixel clock generators for computer monitors, with maximum frequencies up to 80 MHz. The synthesizers require no external components since the loop filter and oscillator are on chip with the phase frequency detector and the charge pump. Special voltage and current reference cells are discussed. Analysis of noise sources in the PLL demonstrates the need for reducing the phase noise of the system. A low phase noise is achieved through supply rejection techniques and by placing the oscillator in a high-gain feedback loop to minimize its noise contributions. Laboratory measurements of completed silicon show synthesizers with exceptionally linear gain, as well as transient responses and phase noise similar to predicted results.
引用
收藏
页码:271 / 279
页数:9
相关论文
共 9 条
[1]  
BEST RE, 1984, PHASE LOCKED LOOPS T, P8
[2]  
BITTING RF, 1992 P IEEE CUST INT
[3]  
Gardner F. M, 1979, PHASELOCK TECHNIQUES
[4]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[5]  
Gregorian R., 1986, ANALOG MOS INTEGRATE, P505
[6]   A 30-MHZ HYBRID ANALOG DIGITAL CLOCK RECOVERY CIRCUIT IN 2-MU-M CMOS [J].
KIM, B ;
HELMAN, DN ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1385-1394
[7]  
SHARIATDOUST R, 1992 P IEEE CUST INT
[8]  
WOLAVER DH, 1991, PHASE LOCKED LOOP CI
[9]   A PLL CLOCK GENERATOR WITH 5 TO 110 MHZ OF LOCK RANGE FOR MICROPROCESSORS [J].
YOUNG, IA ;
GREASON, JK ;
WONG, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) :1599-1607