The impact of high-κ gate dielectrics and metal gate electrodes on sub-100 nm MOSFET's

被引:246
作者
Cheng, BH
Cao, M
Rao, R
Inani, A
Voorde, PV
Greene, WM
Stork, JMC
Yu, ZP
Zeitzoff, PM
Woo, JCS
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
[2] ULSI, Res Lab, Hewlett Packard Labs, Palo Alto, CA 94304 USA
[3] SEMATECH, Austin, TX 78741 USA
[4] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
D O I
10.1109/16.772508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potential impact of high-K gate dielectrics on device short-channel performance is studied over a wide range of dielectric permittivities using a two-dimensional (2-D) simulator implemented with quantum mechanical models. It is found that the short-channel performance degradation is caused by the fringing fields from the gate to the source/drain regions. These fringing fields in the source/drain regions further induce electric fields from the source/drain to channel which weakens the gate control. The gate dielectric thickness-to-length aspect ratio is a proper parameter to quantify. the percentage of the fringing field acid thus the short channel performance degradation, In addition, the gate stack architecture plays an important role in the determination of the device short-channel performance degradation. Using double-layer gate stack structures and low-K dielectric as spacer materials can well confine the electric fields within the channel thereby minimizing short-channel performance degradation. The introduction of a metal gate not only eliminates the poly gate depletion effect, but also improves short-channel performance. Several approaches have been proposed to adjust the proper threshold voltage when midgap materials or metal gates are used.
引用
收藏
页码:1537 / 1544
页数:8
相关论文
共 21 条
  • [1] MOSFET transistors fabricated with high permitivity TiO2 dielectrics
    Campbell, SA
    Gilmer, DC
    Wang, XC
    Hsieh, MT
    Kim, HS
    Gladfelter, WL
    Yan, JH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (01) : 104 - 109
  • [2] Properties of amorphous and crystalline Ta2O5 thin films deposited on Si from a Ta(OC2H5)5 precursor
    Chaneliere, C
    Four, S
    Autran, JL
    Devine, RAB
    Sandler, NP
    [J]. JOURNAL OF APPLIED PHYSICS, 1998, 83 (09) : 4823 - 4829
  • [3] CHENG B, 1998, P ESSDERC 98, P308
  • [4] CHENG B, IN PRESS IEEE T ELEC
  • [5] Gate oxide scaling limits and projection
    Hu, CM
    [J]. IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 319 - 322
  • [6] HWANG JM, 1992, IEDM, P345
  • [7] INANI A, 1998, EXT ABSTR SSDM 98, P94
  • [8] INANI A, IN PRESS JPN J APPL
  • [9] Kizilyaili I. C., 1998, 1998 Symposium on VLSI Technology Digest of Technical Papers (Cat. No.98CH36216), P216, DOI 10.1109/VLSIT.1998.689262
  • [10] KOTECKI DE, 1996, SEMICONDUCTOR IN NOV, P109