NiSi salicide technology for scaled CMOS

被引:259
作者
Iwai, H
Ohguro, T
Ohmi, S
机构
[1] Tokyo Inst Technol, Interdisciplinary Grad Sch Sci & Engn, Midori Ku, Yokohama, Kanagawa 2268502, Japan
[2] Toshiba Co Ltd, Semicond Co, Syst LSi R&D Ctr, Isogo Ku, Yokohama, Kanagawa 2358522, Japan
关键词
silicide; salicide; nickel; junction; resistance;
D O I
10.1016/S0167-9317(01)00684-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Salicide is one of the indispensable techniques for high-performance logic devices and its importance increases as the device dimensions become small towards sub-100 nm and hence, the source/drain sheet resistance becomes large. TiSi2 used popularly as the silicide material has been eventually replaced by CoSi2, because of its relatively stable nature during the salicide process. For sub-100-nm technology node, CoSi2, is expected to be further replaced by NiSi. NiSi has several advantages over TiSi2, and CoSi2, for the ultra-small CMOS process. They are (1) low temperature silicidation process, (2) low silicon consumption, (3) no bridging failure property, (4) smaller mechanical stress, (5) no adverse narrow line effect on sheet resistance, (6) smaller contact resistance for both n- and p-Si, and (7) higher activation rate of B for SiGe poly gate electrode. In this paper, NiSi salicide technology is explained. (C) 2002 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:157 / 169
页数:13
相关论文
共 21 条
  • [1] 30nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays
    Chau, R
    Kavalieros, J
    Roberds, B
    Schenker, R
    Lionberger, D
    Barlage, D
    Doyle, B
    Arghavani, R
    Murthy, A
    Dewey, G
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 45 - 48
  • [2] CHAU R, 2001, SIL NAN WORKSH KYOT, P2
  • [3] CHOI CJ, 2001, P ESC S ULSI PROC IN, P565
  • [4] EFFECTS OF CRYSTALLINITY AND THICKNESS OF SILICIDE LAYER AND SUBSTRATE ORIENTATION ON THE OXIDATION OF NISI2 ON SILICON
    HUANG, GJ
    CHEN, LJ
    [J]. JOURNAL OF APPLIED PHYSICS, 1995, 78 (02) : 929 - 936
  • [5] IIJIMA T, 1993, S VLSI, P371
  • [6] SUB-20 PS HIGH-SPEED ECL BIPOLAR-TRANSISTOR WITH LOW PARASITIC ARCHITECTURE
    IINUMA, T
    ITOH, N
    NAKAJIMA, H
    INOU, K
    MATSUDA, S
    YOSHINO, C
    TSUBOI, Y
    KATSUMATA, Y
    IWAI, H
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (03) : 399 - 405
  • [7] IINUMA T, 1992, BCTM P, V92, P92
  • [8] KATSUMATA Y, 1993, ESSDERC '93 - PROCEEDINGS OF THE 23RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, P133
  • [9] KU JH, 2000, S VLSI, P76
  • [10] HOMOGENEOUS HETEROEPITAXIAL NISI2 FORMATION ON (100)SI
    KUNISHIMA, I
    SUGURO, K
    AOYAMA, T
    MATSUNAGA, J
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1990, 29 (12): : L2329 - L2332