共 21 条
- [1] 30nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 45 - 48
- [2] CHAU R, 2001, SIL NAN WORKSH KYOT, P2
- [3] CHOI CJ, 2001, P ESC S ULSI PROC IN, P565
- [5] IIJIMA T, 1993, S VLSI, P371
- [7] IINUMA T, 1992, BCTM P, V92, P92
- [8] KATSUMATA Y, 1993, ESSDERC '93 - PROCEEDINGS OF THE 23RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, P133
- [9] KU JH, 2000, S VLSI, P76
- [10] HOMOGENEOUS HETEROEPITAXIAL NISI2 FORMATION ON (100)SI [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1990, 29 (12): : L2329 - L2332