Si-nanowire CMOS inverter logic fabricated using gate-all-around (GAA) devices and top-down approach

被引:41
作者
Buddharaju, K. D. [1 ]
Singh, N. [1 ]
Rustagi, S. C. [1 ]
Teo, Selin H. G. [1 ]
Lo, G. Q. [1 ]
Balasubramanian, N. [1 ]
Kwong, D. L. [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
关键词
D O I
10.1016/j.sse.2008.04.017
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the monolithic integration of gate-all-around (GAA) Si-nanowire FETs into CMOS logic using top-down approach. Inverters are chosen as the test vehicles for demonstration. Empirically optimized designs show sharp ON-OFF transitions with high voltage-gains (e.g., Delta V-OUT/Delta V-IN up to similar to 45) and symmetric pull-up and pull-down characteristics. The matching of the drive Currents of n- and p-MOSFETs is achieved using different number of nanowire channels for N- and P-MOS transistors. The inverter maintains its good transfer characteristics and noise margins for wide range Of V-DD tested down to 0.2 V. The detailed experimental characterization is discussed along with the electrical characteristics of the individual transistors comprising the inverter. The performances of the inverters are discussed vis-A-vis those reported in the literature using advanced non-classical device architectures such as Fin-FETs. The integration potential of GAA Si-nanowire transistors to realize CMOS circuit functionality using top-down approach is thus demonstrated. (C) 2008 Elsevier Ltd, All rights reserved.
引用
收藏
页码:1312 / 1317
页数:6
相关论文
共 24 条
[1]  
[Anonymous], 2006, Electron Devices Meeting
[2]   Benchmarking nanotechnology for high-performance and low-power logic transistor applications [J].
Chau, R ;
Datta, S ;
Doczy, M ;
Doyle, B ;
Jin, J ;
Kavalieros, J ;
Majumdar, A ;
Metz, M ;
Radosavljevic, M .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) :153-158
[3]   Diameter-controlled synthesis of single-crystal silicon nanowires [J].
Cui, Y ;
Lauhon, LJ ;
Gudiksen, MS ;
Wang, JF ;
Lieber, CM .
APPLIED PHYSICS LETTERS, 2001, 78 (15) :2214-2216
[4]   Vertically stacked SiGe nanowire array channel CMOS transistors [J].
Fang, W. W. ;
Singh, N. ;
Bera, L. K. ;
Nguyen, H. S. ;
Rustagi, S. C. ;
Lo, G. Q. ;
Balasubramanian, N. ;
Kwong, D. -L. .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (03) :211-213
[5]  
Gnani E, 2006, PROC EUR S-STATE DEV, P371
[6]   Growth and transport properties of complementary germanium nanowire field-effect transistors [J].
Greytak, AB ;
Lauhon, LJ ;
Gudiksen, MS ;
Lieber, CM .
APPLIED PHYSICS LETTERS, 2004, 84 (21) :4176-4178
[7]   An analytical model for current, delay, and power analysis of submicron CMOS logic circuits [J].
Hamoui, AA ;
Rumin, NC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) :999-1007
[8]   NOISE MARGIN CRITERIA FOR DIGITAL LOGIC-CIRCUITS [J].
HAUSER, JR .
IEEE TRANSACTIONS ON EDUCATION, 1993, 36 (04) :363-368
[9]   Integrated nanoscale electronics and optoelectronics: Exploring nanoscale science and technology through semiconductor nanowires [J].
Huang, Y ;
Lieber, CM .
PURE AND APPLIED CHEMISTRY, 2004, 76 (12) :2051-2068
[10]   Novel method for silicon quantum wire transistor fabrication [J].
Kedzierski, J ;
Bokor, J ;
Anderson, E .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (06) :3244-3247