An all-digital phase-locked loop (ADPLL)-based clock recovery circuit

被引:35
作者
Hsu, TY [1 ]
Shieh, BJ [1 ]
Lee, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
all-digital phase-locked loop (ADPLL); clock recovery; frequency synthesizer; phase-locked loop;
D O I
10.1109/4.777104
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new algorithm for all-digital phase-locked loops (ADPLL) with fast acquisition and large pulling range is presented in this paper. Based on the proposed algorithm, portable cell-based implementations for clock recovery with functions of a frequency synthesizer and on-chip clock generator are completed by standard cell, These modules have been designed and verified on a 0.6-mu m CMOS process. Test results are summarized as follows: 1) the proposed ADPLL can satisfy full locked bandwidth and fast acquisition within one data transition; 2) the on-chip clack generator can generate any target clock rate f(clock); and 3) the function of nonreturn-to-zero clock recovery has a maximum f(clock)/4 recovering capability vith a locking range of (tau(input) + tau(input)/2), where tau(input) is the input period.
引用
收藏
页码:1063 / 1073
页数:11
相关论文
共 9 条
[1]  
BEST RE, 1993, PHASE LOCKED LOOP TH
[2]  
Brassard G., 1988, Algorithmics: theory practice
[3]   VARIABLE BANDWIDTH DPLL BIT SYNCHRONIZER WITH RAPID ACQUISITION IMPLEMENTED AS A FINITE-STATE MACHINE [J].
BRUGEL, H ;
DRIESSEN, PF .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (09) :2751-2759
[4]  
KNG SM, 1996, CMOS DIGITAL INTEGRA
[5]   CELL-BASED FULLY INTEGRATED CMOS FREQUENCY-SYNTHESIZERS [J].
MIJUSKOVIC, D ;
BAYER, M ;
CHOMICZ, T ;
GARG, N ;
JAMES, F ;
MCENTARFER, P ;
PORTER, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (03) :271-279
[6]   NRZ timing recovery technique for band-limited channels [J].
Song, BS ;
Soo, DC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) :514-520
[7]  
WOLAVER DH, 1991, PHASE LOCKED LOOP CI
[8]   Single tone interference rejection of code-phase multiplexed direct-sequence spread-spectrum signaling [J].
Wong, AYC ;
Leung, VCM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1996, 44 (05) :557-561
[9]   A low jitter 0.3-165 MHz CMOS PLL frequency synthesizer for 3 V/5 V operation [J].
Yang, HC ;
Lee, LK ;
Co, RS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) :582-586