Critical issues of wafer level chip scale package (WLCSP) with emphasis on cost analysis and solder joint reliability

被引:18
作者
Lau, JH [1 ]
机构
[1] Agilent Technol, Palo Alto, CA 94303 USA
来源
IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING | 2002年 / 25卷 / 01期
关键词
cost; flip chip; solder joint reliability; underfill; wafer bumping; WLCSP;
D O I
10.1109/TEPM.2002.1000482
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Some of the critical issues of wafer level chip scale package (WLCSP) are mentioned and discussed in this investigation. Emphasis is placed on the cost analysis of WLCSP through the important parameters such as wafer-level redistribution, wafer-bumping, and wafer-level underfilling. Useful and simple equations in terms of these parameters are also provided. Furthermore, the effects of microvia build-up layer on the solder joint reliability of WLCSP on printed circuit board (PCB) through the creep responses such as the deformation, hysteresis loops, and stress and strain are presented. Only solder-bumped with pad-redistribution WLCSPs are considered in this study.
引用
收藏
页码:42 / 50
页数:9
相关论文
共 23 条
[1]   Optimal structure of Wafer Level Package for the electrical performance [J].
Ahn, MH ;
Lee, DH ;
Kang, SY .
50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, :530-534
[2]  
[Anonymous], 1995, BALL GRID ARRAY TECH
[3]   Wafer level chip scale packaging (WL-CSP): An overview [J].
Garrou, P .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02) :198-205
[4]  
JIM KL, 1999, P IEEE EIA ECTC JUN, P1145
[5]  
Lau J.H., 1994, CHIP BOARD TECHNOLOG
[6]  
Lau J.H., 1996, FLIP CHIP TECHNOLOGI
[7]  
Lau J.H., 2000, LOW COST FLIP CHIP T
[8]  
Lau J. H., 2021, Semiconductor Advanced Packaging, V239, DOI [10.1007/978-981-16-1376-0, DOI 10.1007/978-981-16-1376-0]
[9]  
Lau JH, 2000, PROC SPIE, V4339, P866
[10]  
Lau JH, 2000, PROC SPIE, V4339, P857