A 65 nm Sub-Vt Microcontroller With Integrated SRAM and Switched Capacitor DC-DC Converter

被引:137
作者
Kwong, Joyce [1 ]
Ramadass, Yogesh K. [1 ]
Verma, Naveen [1 ]
Chandrakasan, Anantha. P. [1 ]
机构
[1] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
CMOS digital integrated circuits; DC-DC conversion; leakage currents; logic design; low-power electronics; SRAM; subthreshold; SUBTHRESHOLD SRAM; THRESHOLD VOLTAGE; DESIGN;
D O I
10.1109/JSSC.2008.2007160
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Aggressive supply voltage scaling to below the device threshold voltage provides significant energy and leakage power reduction in logic and SRAM circuits. Consequently, it is a compelling strategy for energy-constrained systems with relaxed performance requirements. However, effects of process variation become more prominent at low voltages, particularly in deeply scaled technologies. This paper presents a 65 nm system-on-a-chip which demonstrates techniques to mitigate variation, enabling sub-threshold operation down to 300 mV. A 16-bit microcontroller core is designed with a custom sub-threshold cell library and timing methodology to address output voltage failures and propagation delays in logic gates. A 128 kb SRAM employs an 8 T bit-cell to ensure read stability, and peripheral assist circuitry to allow sub-V-t reading and writing. The logic and SRAM function in the range of 300 mV to 600 mV, consume 27.2 pJ/cycle at the optimal V-DD of 500 mV, and 1 mu W standby power at 300 mV. To supply variable voltages at these low power levels, a switched capacitor DC-DC converter is integrated on-chip and achieves above 75% efficiency while delivering between 10 mu W to 250 mu W of load power.
引用
收藏
页码:115 / 126
页数:12
相关论文
共 26 条
[1]  
AGARWAL K, 2006, S VLSI CIRC, P67
[2]   ASYMPTOTIC THEORY OF CERTAIN GOODNESS OF FIT CRITERIA BASED ON STOCHASTIC PROCESSES [J].
ANDERSON, TW ;
DARLING, DA .
ANNALS OF MATHEMATICAL STATISTICS, 1952, 23 (02) :193-212
[3]   Highly accurate simple closed-form approximations to lognormal sum distributions and densities [J].
Beaulieu, NC ;
Rajwani, F .
IEEE COMMUNICATIONS LETTERS, 2004, 8 (12) :709-711
[4]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[5]   A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation [J].
Calhoun, Benton Highsmith ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) :680-688
[6]  
DREGO N, 2008, P IEEE AS SOL STAT C, P393
[7]   Performance and variability optimization strategies in a Sub-200mV, 3.5pJ/inst, 11 nW subthreshold processor [J].
Hanson, Scott ;
Zhai, Bo ;
Seok, Mingoo ;
Cline, Brian ;
Zhou, Kevin ;
Singhal, Meghna ;
Minuth, Michael ;
Olson, Javin ;
Nazhandali, Leyla ;
Austin, Todd .
2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, :152-153
[8]  
Kaul H., 2008, IEEE International Solid State Circuits Conference, P316
[9]   A 0.2 V, 480 kb subthreshold SRAM with 1 k cells per bitline for ultra-low-voltage computing [J].
Kim, Tae-Hyoung ;
Liu, Jason ;
Keane, John ;
Kim, Chris H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) :518-529
[10]   WORST-CASE STATIC NOISE MARGIN CRITERIA FOR LOGIC-CIRCUITS AND THEIR MATHEMATICAL EQUIVALENCE [J].
LOHSTROH, J ;
SEEVINCK, E ;
DEGROOT, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) :803-807