共 20 条
[2]
Bitline leakage equalization for sub-100nm caches
[J].
ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE,
2003,
:401-404
[3]
[Anonymous], 2005, IEEE INT SOLID STATE
[4]
A transregional CMOS SRAM with single, LogicVDD and dynamic power rails
[J].
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2004,
:292-293
[5]
Analyzing static noise margin for sub-threshold SRAM in 65nm CMOS
[J].
ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE,
2005,
:363-366
[6]
CALHOUN BH, 2006, IEEE INT SOL STAT CI, P628
[8]
A deep sub-V, single power-supply SRAM cell with multi-VT, boosted storage node and dynamic load
[J].
1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS,
1996,
:132-133
[9]
Two orders of magnitude leakage power reduction of low voltage SRAM's by row-by-row dynamic VDD control (RRDV) scheme
[J].
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS,
2002,
:381-385