A high-speed 128-kb MRAM core for future universal memory applications

被引:49
作者
DeBrosse, J [1 ]
Gogl, D
Bette, A
Hoenigschmid, H
Robertazzi, R
Arndt, C
Braun, D
Casarotto, D
Havreluk, R
Lammers, S
Obermaier, W
Reohr, WR
Viehmann, H
Gallagher, WJ
Müller, G
机构
[1] IBM Microelect, Essex Jct, VT 05452 USA
[2] Infineon Technol, Essex Jct, VT 05452 USA
[3] IBM TJ Watson Res Ctr, Hopewell Jct, NY 12533 USA
关键词
access time; MRAM; reference cell; symmetrical sensing; universal memory; 1T1MTJ;
D O I
10.1109/JSSC.2004.825251
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 128-kb magnetic random access memory (MRAM) test chip has been fabricated utilizing, for the first time, a 0.18-mum V-DD = 1.8 V logic process technology with Cu metallization. The presented design uses, a 1.4-mum(2) one-transistor/one-magnetic tunnel junction (1T1MTJ) cell and features a symmetrical high-speed sensing architecture using complementary reference cells and configurable load devices. Extrapolations from test chip measurements and circuit assessments predict a 5-ns random array read access time and random write operations with <5-ns write pulse width.
引用
收藏
页码:678 / 683
页数:6
相关论文
共 4 条
[1]   A low power 1Mbit MRAM based on 1T1MTJ bit cell integrated with Copper Interconnects [J].
Durlam, M ;
Naji, P ;
Omair, A ;
DeHerrera, M ;
Calder, J ;
Slaughter, JM ;
Engel, B ;
Rizzo, N ;
Grynkewich, G ;
Butcher, B ;
Tracy, C ;
Smith, K ;
Kyler, K ;
Ren, J ;
Molla, J ;
Feil, B ;
Williams, R ;
Tehrani, S .
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, :158-161
[2]  
JEONG H, 2002, P IEDM, P551
[3]   High-performance MRAM technology with an improved magnetic tunnel junction material [J].
Motoyoshi, M ;
Moriyama, K ;
Mori, R ;
Fukumoto, C ;
Itoh, R ;
Kano, R ;
Bessho, K ;
Narisawa, H .
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, :212-213
[4]   Memories of tomorrow [J].
Reohr, W ;
Honigschmid, H ;
Robertazzi, R ;
Gogl, D ;
Pesavento, F ;
Lammers, S ;
Lewis, K ;
Arndt, C ;
Lu, Y ;
Viehmann, H ;
Scheuerlein, R ;
Wang, LK ;
Trouilloud, P ;
Parkin, S ;
Gallagher, W ;
Müller, G .
IEEE CIRCUITS & DEVICES, 2002, 18 (05) :17-27