共 11 条
CMOS DLL-based 2-V 3.2-ps jitter 1-GHz clock synthesizer and temperature-compensated tunable oscillator
被引:92
作者:
Foley, DJ
[1
]
Flynn, MP
机构:
[1] Natl Univ Ireland, Dept Microelect, Cork, Ireland
[2] Parthus Technol, Cork, Ireland
关键词:
CMOS analog integrated circuits;
delay-locked loops;
frequency synthesizers;
tunable oscillators;
voltage controlled oscillators;
D O I:
10.1109/4.910480
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This paper describes a low-voltage low-jitter clock synthesizer and a temperature-compensated tunable oscillator. Both of these circuits employ a self-correcting delay-locked loop (DLL) which solves the problem of false locking associated vith conventional DLLs, This DLL does not require the delay control voltage to be set on power-up; it can recover from missing reference clock pulses and, because the delay range is not restricted, it can accommodate a variable reference clock frequency, The DLL provides multiple clock phases that are combined to produce the desired output frequency for the synthesizer, and provides temperature-compensated biasing for the tunable oscillator. With a 2-V supply the measured rms jitter for the 1-GHz synthesizer output was 3.2 ps, With a 3.3-V supply, rms jitter of 3.1 ps was measured for a 1.6-GHz output. The tunable oscillator has a 1.8% frequency variation over an ambient temperature range from 0 degreesC to 85 degreesC, The circuits were fabricated on a generic 0.5-mum digital CMOS process.
引用
收藏
页码:417 / 423
页数:7
相关论文