Dithering skip modulation, width and dead time controllers in highly efficient DC-DC converters for system-on-chip applications

被引:147
作者
Huang, Hong-Wei
Chen, Ke-Horng [1 ]
Kuo, Sy-Yen
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect & Control Engn, Hsinchu 300, Taiwan
关键词
DC-DC converter; delay-line chain; dithering skip modulation; ground bounce; load sensing circuit; optimum dead-time; width controller;
D O I
10.1109/JSSC.2007.907175
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 [电气工程]; 0809 [电子科学与技术];
摘要
This paper proposes temperature-independent load sensor (LS), optimum width controller (OWC), optimum dead-time controller (ODC), and tri-mode operation to achieve high efficiency over an ultra-wide-load range. Higher power efficiency and wider loading current range require rethinking the control method for DC-DC converters.. Therefore, a highly efficient tri-mode DC-DC converter is invented in this paper for system-on-chip (SoC) applications, which is switched to sleeping mode at very light load condition or to high-speed mode at heavy load condition. The efficiency improvement is upgraded by inserting new proposed dithering skip modulation (DSM) between conventional pulse-width modulation (PWM) and pulse-frequency modulation (PFM). In other words, an efficiency-improving DSM operation raises the efficiency drop because of transition from PWM to PFM. Importantly, DSM mode can dynamically skip the number of gate driving pulses, which is inverse proportional to load current. Simplistically and qualitatively stated, the novel load sensor automatically selects optimum modulation method and power MOSFET width to achieve high efficiency over a wide load range. Moreover, optimum power MOSFET turn-on and turn-off delays in synchronous rectifiers and reduced ground bounce can save much switching loss by current-mode dead-time controller. Experimental results show the tri-mode operation can have high efficiency about 90% over a wide load current range from 3 to 500 mA. Owing to the effective mitigation of the switching loss contributed by optimum power MOSFET width and reduction of conduction loss contributed by optimum dead-times, the novel width and dead-time controllers achieve high efficiency about 95% at heavy load condition and maintain the highly efficient performance to very light load current about 0.1 mA.
引用
收藏
页码:2451 / 2465
页数:15
相关论文
共 24 条
[1]
Optimum power-saving method for power MOSFET width of DC-DC converters [J].
Chen, K.-H. ;
Chien, C.-C. ;
Hsu, C.-H. ;
Huang, L.-R. .
IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (01) :57-62
[2]
Erickson R. W., 2007, Fundamentals of power electronics
[3]
Esteves J. M., 2004, U.S. Patent, Patent No. [6,724,174, 6724174]
[4]
HAZUCHA P, 2004, Patent No. 6798256
[5]
Dithering skip modulator with a width controller for ultra-wride-load high-efficiency DC-DC converters [J].
Huang, Hong-Wei ;
Ho, Hsin-Hsin ;
Chien, Chieh-Ching ;
Chen, Ke-Horng ;
Ma, Gin-Kou ;
Kuo, Sy-Yen .
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, :643-646
[6]
Huang HW, 2006, PROC EUR SOLID-STATE, P324
[7]
Dithering skip modulator with a novel load sensor for ultra-wide-load high-efficiency DC-DC converters [J].
Huang, Hong-Wei ;
Ho, Hsin-Hsin ;
Chen, Ke-Horng ;
Kuo, Sy-Yen .
ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, :388-393
[8]
Kim S, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P22
[9]
AUTONOMOUS CONTROL TECHNIQUE FOR HIGH-PERFORMANCE SWITCHES [J].
KREIN, PT ;
BASS, RM .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1992, 39 (03) :215-222
[10]
Low-voltage-swing monolithic dc-dc conversion [J].
Kursun, V ;
Narendra, SG ;
De, VK ;
Friedman, EG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (05) :241-248