A highly reliable 3-D integrated SBT ferroelectric capacitor enabling FeRAM scaling

被引:29
作者
Goux, L [1 ]
Russo, G
Menou, N
Lisoni, JG
Schwitters, M
Paraschiv, V
Maes, D
Artoni, C
Corallo, G
Haspeslagh, L
Wouters, DJ
Zambrano, R
Muller, C
机构
[1] Interuniv Microelect Ctr IMEC, B-3001 Heverlee, Belgium
[2] STMicroelct, Memory Prod Grp, I-95121 Catania, Italy
[3] Univ Toulon & Var, F-83957 La Garde, France
[4] Element Six Ltd, Ascot SL5 8BP, Berks, England
关键词
ferroelectric memories; metal-organic chemical vapor deposition (MOCVD); reliability testing; Sr0.8Bi2.2Ta2O9 (SBT); scaling; three-dimensional (3-D) capacitors;
D O I
10.1109/TED.2005.845082
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ferroelectric random access memories (FeRAMs) combine very attractive properties such as low-voltage operation, fast write and nonvolatility. However, unlike Flash memories, FeRAMs are difficult to scale along with the CMOS technology roadmap, mainly because of the decrease of available signal with decreasing cell area. One solution for further scaling is to integrate three-dimensional (3-D) FeCAPs. In this paper, we have integrated a 3-D FeCAP structure in a 0.35-mu m CMOS technology whereby the effective area of < 1 mu m(2) single FeCAPs is increased by a factor of almost two. We show that, after optimization of the metal-organic chemical vapor deposition (MOCVD) deposition and post-anneal steps of the Sr0.8Bi2.2Ta2O9 (SBT) layer, the sidewall SBT contributes to the polarization Pr, resulting in higher Pr values for 0.81 mu m(2) three-dimensional (3-D) capacitors (2Pr similar to 15 mu C/cm(2)) than for 1000 mu m(2) 2-D capacitors (2Pr similar to 10 mu C/cm(2)). Moreover, these 3-D capacitors are observed to be fatigue-free and imprint-free up to 10(11) cycles (5-V square pulses), and extrapolations of retention tests indicate less than 10% Pr loss after ten years at 85 degrees C, which shows that sidewall SBT retains the same excellent reliability properties as 2-D capacitors. We demonstrate in this paper that the negative signal-scaling trend can be halted using 3-D FeCAPs. To our knowledge, this paper is the first report on electrical and reliability properties of integrated 3-D FeCAPs, and is a starting point for future development work on densely scaled FeRAMs.
引用
收藏
页码:447 / 453
页数:7
相关论文
共 18 条
[1]  
Fox GR, 2004, TOP APPL PHYS, V93, P139
[2]   Characterization of pulsed laser deposited Ba0.6Sr0.4TiO3 on Pt-coated silicon substrates [J].
Goux, L ;
Gervais, M ;
Gervais, F ;
Catherinot, A ;
Champeaux, C ;
Sabary, F .
MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2002, 5 (2-3) :189-194
[3]   Imprint characteristics of SrBi2Ta2O9 thin films with modified Sr composition [J].
Hase, T ;
Noguchi, T ;
Takemura, K ;
Miyasaka, Y .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1998, 37 (9B) :5198-5202
[4]   Properties of SrBi2Ta2O9 thin films grown by MOCVD for high density FeRAM applications [J].
Hintermaier, F ;
Hendrix, B ;
Desrochers, D ;
Roeder, J ;
Baum, T ;
Van Buskirk, P ;
Bolten, D ;
Grossmann, M ;
Lohse, O ;
Schumacher, M ;
Waser, R ;
Cerva, H ;
Dehm, C ;
Fritsch, E ;
Honlein, W ;
Mazure, C ;
Nagel, N ;
Thwaite, P ;
Wendt, H .
INTEGRATED FERROELECTRICS, 1998, 21 (1-4) :367-379
[5]  
*IEEE, 1986, 1801986 ANSIIEEE
[6]   Low-temperature synthesis of SrBi2Ta2O9 ferroelectric thin films through the complex alkoxide method:: Effects of functional group, hydrolysis and water vapor treatment [J].
Kato, K .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1998, 37 (9B) :5178-5184
[7]  
Lisoni JG, 2004, MATER RES SOC SYMP P, V784, P3
[8]   A 64Mbit embedded FeRAM utilizing a 130nm, 5LM Cu/FSG logic process [J].
McAdams, H ;
Acklin, R ;
Blake, T ;
Fong, J ;
Liu, D ;
Madan, S ;
Moise, T ;
Natarajan, S ;
Qian, N ;
Qui, Y ;
Roscher, J ;
Seshadri, A ;
Summerfelt, S ;
Du, X ;
Eliason, J ;
Kraus, W ;
Lanham, R ;
Li, F ;
Pietrzyk, C ;
Rickes, J .
2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, :175-176
[9]  
NAGANO Y, 2003, VLSI S, P171
[10]  
Nagel N, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P146