Blue Gene/L compute chip: Control, test, and bring-up infrastructure

被引:10
作者
Haring, RA
Bellofatto, R
Bright, AA
Crumley, PG
Dombrowa, MB
Douskey, SM
Ellavsky, MR
Gopalsamy, B
Hoenicke, D
Liebsch, TA
Marcella, JA
Ohmacht, M
机构
[1] IBM Corp, Div Res, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Engn & Technol Serv, Rochester, MN 55901 USA
[3] IBM Corp, Engn & Technol Serv, Bangalore 560017, Karnataka, India
关键词
D O I
10.1147/rd.492.0289
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Blue Gene®/L compute (BLC) and Blue Gene/L link (BLL) chips have extensive facilities for control, bring-up, self-test, debug, and nonintrusive performance monitoring built on a serial interface compliant with IEEE Standard 1149.1. Both the BLL and the BLC chips contain a standard eServer™ chip JTAG controller called the access macro. For BLC, the capabilities of the access macro were extended 1) to accommodate the secondary JTAG controllers built into embedded PowerPC® cores; 2) to provide direct access to memory for initial boot code load and for messaging between the service node and the BLC chip; 3) to provide nonintrusive access to device control registers; and 4,) to provide a suite of chip configuration and control registers. The BLC clock tree structure is described. It accommodates both functional requirements and requirements for enabling multiple built-in self-test domains, differentiated both by frequency and functionality. The chip features a debug port that allows observation of critical chip signals at full speed. © Copyright 2005 by International Business Machines Corporation.
引用
收藏
页码:289 / 301
页数:13
相关论文
共 17 条
[1]   Blue Gene/L torus interconnection network [J].
Adiga, NR ;
Blumrich, MA ;
Chen, D ;
Coteus, P ;
Gara, A ;
Giampapa, ME ;
Heidelberger, P ;
Singh, S ;
Steinmacher-Burow, BD ;
Takken, T ;
Tsao, M ;
Vranas, P .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (2-3) :265-276
[2]  
BARDELL PH, 1982, P INT TEST C, P200
[3]   OPMISR: The foundation for compressed ATPG vectors [J].
Barnhart, C ;
Brunkhorst, V ;
Distler, F ;
Farnsworth, O ;
Keller, B ;
Koenemann, B .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :748-757
[4]  
CHAI C, 2003, Patent No. 6658610
[5]   Packaging the blue Gene/L supercomputer [J].
Coteus, P ;
Bickford, HR ;
Cipolla, TM ;
Crumley, PG ;
Gara, A ;
Hall, SA ;
Kopcsay, GV ;
Lanzetta, AP ;
Mok, LS ;
Rand, R ;
Swetz, R ;
Takken, T ;
La Rocca, P ;
Marroquin, C ;
Germann, PR ;
Jeanson, MJ .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (2-3) :213-248
[6]  
DONGARRA JJ, 1990, ACM T MATH SOFTWARE, V16, P1, DOI 10.1145/77626.79170
[7]   The LINPACK benchmark: past, present and future [J].
Dongarra, JJ ;
Luszczek, P ;
Petitet, A .
CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2003, 15 (09) :803-820
[8]  
DOUSKEY SM, 2000, Patent No. 6115762
[9]  
*EIA, EIAJESD86 JEDEC
[10]  
Eichelberger E. B., 1977, P 14 DES AUT C JUN, P462