共 16 条
[1]
AGGOUN A, 1993, ELECT LETT, V29
[2]
RADIX DIGIT-SERIAL PIPELINED DIVIDER SQUARE-ROOT ARCHITECTURE
[J].
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES,
1994, 141 (06)
:375-380
[3]
BAUGH CR, 1983, IEEE T COMP, V33, P1045
[4]
CHEN MC, 1988, IEEE T COMP, V37
[5]
DENYER PB, 1985, VLSI SIGNAL PROCESSO
[6]
ERCEGOVAC MD, 1984, SPIE, V495, P86
[7]
HATLEY R, 1990, IEEE T CIRCUITS SYST, V37, P707
[8]
Hwang K., 1979, Computer Arithmetic-Principles, Architecture And Design
[9]
RADIX-2(N) MULTIPLIER STRUCTURES - A STRUCTURED DESIGN METHODOLOGY
[J].
IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES,
1993, 140 (04)
:185-190
[10]
KUNG SY, 1988, VLSI ARRAY PROCESSOR