Bit-level pipelined digit-serial array processors

被引:16
作者
Aggoun, A [1 ]
Ibrahim, MK
Ashur, A
机构
[1] De Montfort Univ, Fac Comp Sci & Engn, Leicester LE1 9BH, Leics, England
[2] Univ Nottingham, Dept Elect & Elect Engn, Nottingham NG7 2RD, England
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 1998年 / 45卷 / 07期
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/82.700933
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new architecture for high performance digit-serial vector inner product (VIP) which can be pipelined to the bit-level is introduced. The design of the digit-serial vector inner product is based on a new systematic design methodology using radix-2(n) arithmetic. The proposed architecture allows a high level of bit-level pipelining to increase the throughput rate with minimum initial delay and minimum area. This will give designers greater flexibility in finding the best tradeoff between hardware cost and throughput rate. It is shown that sub-digit pipelined digit-serial structure can achieve a higher throughput rate with much less area consumption than an equivalent bit-parallel structure. A twin-pipe architecture to double the throughput rate of digit-serial multipliers and consequently that of the digit-serial vector inner product is also presented, The effect of the number of pipelining levels and the twin-pipe architecture on the throughput rate and hardware cost are discussed. A two's complement digit-serial architecture which can operate on both negative and positive numbers is also presented.
引用
收藏
页码:857 / 868
页数:12
相关论文
共 16 条
[1]  
AGGOUN A, 1993, ELECT LETT, V29
[2]   RADIX DIGIT-SERIAL PIPELINED DIVIDER SQUARE-ROOT ARCHITECTURE [J].
BASHAGHA, AE ;
IBRAHIM, MK .
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (06) :375-380
[3]  
BAUGH CR, 1983, IEEE T COMP, V33, P1045
[4]  
CHEN MC, 1988, IEEE T COMP, V37
[5]  
DENYER PB, 1985, VLSI SIGNAL PROCESSO
[6]  
ERCEGOVAC MD, 1984, SPIE, V495, P86
[7]  
HATLEY R, 1990, IEEE T CIRCUITS SYST, V37, P707
[8]  
Hwang K., 1979, Computer Arithmetic-Principles, Architecture And Design
[9]   RADIX-2(N) MULTIPLIER STRUCTURES - A STRUCTURED DESIGN METHODOLOGY [J].
IBRAHIM, MK .
IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1993, 140 (04) :185-190
[10]  
KUNG SY, 1988, VLSI ARRAY PROCESSOR