Speed optimization of edge-triggered CMOS circuits for Gigahertz single-phase clocks

被引:82
作者
Huang, QT
Rogenmoser, R
机构
[1] Integrated Systems Laboratory, Swiss Fed. Institute of Technology, ETH Zentrum
关键词
D O I
10.1109/4.494209
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In digital circuits, a transistor connected to a particular circuit node does not always load that node by a gate capacitance proportional to C-ox W L if the transistors connected to its source are turned off, Such an observation, illustrated in this paper by a detailed analysis of the Yuan-Svensson D-flip-flop (D-FF) [1] can be used to advantage both in sizing the transistors and in developing better configurations. A glitch-free, general purpose, and faster D-FF is presented here which has complementary outputs and runs at frequencies from tens of hertz to a couple of gigahertz for a 1-mu m CMOS technology, Measured maximum clock frequency of a divide by-16 circuit is 2.65 GHz at 5 V supply, whereas that of a dual-modulus frequency prescaler, dividing by 64/65, goes up to 1.6 GHz at 5 V.
引用
收藏
页码:456 / 465
页数:10
相关论文
共 16 条
[11]  
ROGENMOSER R, 1994, PROCEEDINGS OF THE IEEE 1994 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P387, DOI 10.1109/CICC.1994.379697
[12]  
ROGENMOSER R, 1993, P IEEE 1993 CICC SAN
[13]   FET SCALING IN DOMINO CMOS GATES [J].
SHOJI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (05) :1067-1071
[14]  
THAMSIRIANUNT M, 1994, PROCEEDINGS OF THE IEEE 1994 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P383, DOI 10.1109/CICC.1994.379683
[15]   HIGH-SPEED CMOS CIRCUIT TECHNIQUE [J].
YUAN, J ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) :62-70
[16]  
YUAN J, 1991, IEEE SPECTRUM, P52