Nonvolatile multilevel memories for digital applications

被引:97
作者
Riccò, B [1 ]
Torelli, G
Lanzoni, M
Manstretta, A
Maes, HE
Montanari, D
Modelli, A
机构
[1] Univ Bologna, DEIS, I-40136 Bologna, Italy
[2] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
[3] IMEC, B-3001 Louvain, Belgium
[4] SGS Thomson Microelect, I-20041 Agrate Brianza, Milano, Italy
关键词
devices; microelectronics; multilevel; nonvolatile memories;
D O I
10.1109/5.735448
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
When thinking of semiconductor memories, it comes naturally to associate stored bits and memory cells with a one-to-one relationship that, however, is not really a must nor necessarily the most convenient solution for data storage, since using analog signals and digital-to-analog (D/A) as well as analog-to digital (A/D) conversions a large number of bits could be memorized in a single cell, although, of course, the use of analog signals presents all the drawback of signal-to-noise ratio that are so well known in electronics. In fact, the real question in this sense concerns the number of bits used for the A/D and D/A conversions, since the conventional (fully) digital case can be seen as the simplest realization of a general approach tending to infinitely precise analog storage (i.e., an infinite number of stored bits per cell) at the other extreme. Naturally in the real world the conflicting aspects of density (measured in bits per cell) and noise immunity (in a general sense) should be traded off one against the other looking for optimum use of silicon area, of course depending on technology, architectures, circuits and reliability. From this point of view it is obvious that the fully digital approach based on the one-bit one-cell concept does not represent necessarily the best solution. Recently, this general question has assumed real and practical significance for nonvolatile memories, since devices storing two bits per cell are now being introduced on the market. At the same time, in a number of research labs a significant effort is currently being dedicated to the study of the limits and practical convenience of storage density considering the current state of the art in technology and circuit design. This problem, however presents a number of interacting aspects concerning cell concept, programming and reading schemes, and architectures and reliability that are of interest well beyond the field of nonvolatile memories, because they are ultimately dealing with the basic question of analog versus digital signals. In this context, the present paper considers the question of multilevel nonvolatile memories in all its interacting aspects, analyzing both the current state of the art and the future possibilities.
引用
收藏
页码:2399 / 2421
页数:23
相关论文
共 76 条
[1]  
ARITOME S, IEDM 1995, P275
[2]  
BAUER M, 1995 IEEE ISSCC, V351, P132
[3]   Low voltage NVG(TM): A new high performance 3 V/5 V flash technology for portable computing and telecommunications applications [J].
Bergemont, A ;
Chi, MH ;
Haggag, H .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (09) :1510-1517
[4]  
BLAUWE JD, IEDM 1996, P343
[5]   A 4-STATE EEPROM USING FLOATING-GATE MEMORY CELLS [J].
BLEIKER, C ;
MELCHIOR, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) :460-463
[6]  
BRAND A, 1993, P IRPS, P127
[7]  
BUDE JD, IEDM 1995, P989
[8]  
CALLIGARO C, P 1997 IEEE INT C IN, P266
[9]  
CALLIGARO C, P 1996 IEEE INT C IN, P133
[10]  
CALLIGARO C, P IEEE INT WORKSH ME, P21