Low-power fully integrated 10-Gb/s SONET/SDH transceiver in 0.13-μm CMOS

被引:35
作者
Henrickson, L [1 ]
Shen, D
Nellore, U
Ellis, A
Oh, J
Wang, H
Capriglione, G
Atesoglu, A
Yang, A
Wu, P
Quadri, S
Crosbie, D
机构
[1] Agere Syst, Santa Clara, CA 95054 USA
[2] IRF Semicond, Cupertino, CA 95014 USA
[3] Marvell Semicond, Sunnyvale, CA 94089 USA
关键词
broad-band communication; CMOS integrated circuits; optical communication; phase-locked loops; SONET;
D O I
10.1109/JSSC.2003.817586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Here, we present a low-power fully integrated 10-Gb/s transceiver in 0.13-mum CMOS. This transceiver comprises full transmit and receive functions, including 1 : 16 multiplex and demultiplex functions, high-sensitivity limiting amplifier, on-chip 10-GHz clock synthesizer, clock-data recovery, 10-GHz data and clock drivers, and an SFI-4 compliant 16-bit LVDS interface. The transceiver exceeds all SONET/SDH (OC-192/STM-64) jitter requirements with significant margin: receiver high-frequency jitter tolerance exceeds 0.3 UIpp and transmitter jitter generation is 30 mUI(pp), All functionality and specifications (core and I/O), are achieved with power dissipation of less than 1 W.
引用
收藏
页码:1595 / 1601
页数:7
相关论文
共 16 条
[1]   CLOCK RECOVERY FROM RANDOM BINARY SIGNALS [J].
ALEXANDER, JDH .
ELECTRONICS LETTERS, 1975, 11 (22) :541-542
[2]   SILICON BIPOLAR CHIPSET FOR SONET/SDH 10-GB/S FIBEROPTIC COMMUNICATION LINKS [J].
ANDERSSON, LI ;
RUDBERG, BGR ;
LEWIN, PT ;
REED, MD ;
PLANER, SM ;
SUNDARAM, SL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :210-218
[3]  
CAO J, 2002, IEEE INT SOL STAT CI, P250
[4]   A 10-Gb/s 16:1 multiplexer and 10-GHz clock synthesizer in 0.25-μm SiGeBiCMOS [J].
Cong, HI ;
Logan, SM ;
Loinaz, MJ ;
O'Brien, KJ ;
Perry, EE ;
Polhemus, GD ;
Scoggins, JE ;
Snowdon, KP ;
Ward, MG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1946-1953
[5]  
CRANINCKX J, 1998, CMOS FREQUENCY SYNTH
[6]  
GREEN M, 2002, IEEE INT SOL STAT CI, P248
[7]   A fully integrated SiGe receiver IC for 10-Gb/s data rate [J].
Greshishchev, YM ;
Schvan, P ;
Showell, JL ;
Xu, ML ;
Ojha, JJ ;
Rogers, JE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1949-1957
[8]  
HAJIMIRI A, 1999, LOS NOISE OSCILLATOR
[9]   A fully integrated SONET OC-48 transceiver in standard CMOS [J].
Momtaz, A ;
Cao, J ;
Caresosa, M ;
Hairapetian, A ;
Chung, D ;
Vakilian, K ;
Green, M ;
Tan, WG ;
Jen, KC ;
Fujimori, I ;
Cai, YJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1964-1973
[10]   A 3-GHz 32-dB CMOS limiting amplifier for SONET OC-48 receivers [J].
Säckinger, E ;
Fischer, WC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1884-1888