Probabilistic synaptic weighting in a reconfigurable network of VLSI integrate-and-fire neurons

被引:87
作者
Goldberg, DH [1 ]
Cauwenberghs, G [1 ]
Andreou, AG [1 ]
机构
[1] Johns Hopkins Univ, Dept Elect & Comp Engn, Baltimore, MD 21218 USA
关键词
integrate-and-fire neuron; spiking neuron; probabilistic synapse; address-event representation; analog VLSI;
D O I
10.1016/S0893-6080(01)00057-0
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a scheme for implementing highly-connected, reconfigurable networks of integrate-and-fire neurons in VLSI. Neural activity is encoded by spikes, where the address of an active neuron is communicated through an asynchronous request and acknowledgement cycle. We employ probabilistic transmission of spikes to implement continuous-valued synaptic weights, and memory-based look-up tables to implement arbitrary interconnection topologies. The scheme is modular and scalable, and lends itself to the implementation of multi-chip network architectures. Results from a prototype system with 1024 analog VLSI integrate-and-fire neurons, each with up to 128 probabilistic synapses, demonstrate these concepts in an image processing task. (C) 2001 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:781 / 793
页数:13
相关论文
共 28 条
[1]   Relating information capacity to a biophysical model for blowfly photoreceptors [J].
Abshire, P ;
Andreou, AG .
NEUROCOMPUTING, 2000, 32 :9-16
[2]   THE EXPENSIVE-TISSUE HYPOTHESIS - THE BRAIN AND THE DIGESTIVE-SYSTEM IN HUMAN AND PRIMATE EVOLUTION [J].
AIELLO, LC ;
WHEELER, P .
CURRENT ANTHROPOLOGY, 1995, 36 (02) :199-221
[3]  
[Anonymous], 1962, STOCHASTIC PROCESSES
[4]  
APSEL A, 2001, UNPUB IEEE T CIRCUIT, V2
[5]  
APSEL A, 2000, 2000 IEEE INT S CIRC, V2, P297
[6]   Point-to-point connectivity between neuromorphic chips using address events [J].
Boahen, KA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) :416-434
[7]   Focal-plane analog VLSI cellular implementation of the boundary contour system [J].
Cauwenberghs, G ;
Waskiewicz, J .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1999, 46 (02) :327-334
[8]   Analog VLSI stochastic perturbative learning architectures [J].
Cauwenberghs, G .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 13 (1-2) :195-209
[9]   FAULT-TOLERANT DYNAMIC MULTILEVEL STORAGE IN ANALOG VLSI [J].
CAUWENBERGHS, G ;
YARIV, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (12) :827-829
[10]  
CAUWENBERGHS G, 1999, LEARNING SILICON