4-Mb MOSFET-selected μtrench phase-change memory experimental chip

被引:43
作者
Bedeschi, F [1 ]
Bez, R
Boffino, C
Bonizzoni, E
Buda, EC
Casagrande, G
Costa, L
Ferraro, M
Gastaldi, RO
Khouri, S
Ottogalli, F
Pellizzer, F
Pirovano, A
Resta, C
Torelli, G
Tosi, M
机构
[1] STMicroelect, Memory Prod Grp, I-20041 Agrate Brianza, Italy
[2] STMicroelect, Cent R&D, I-20041 Agrate Brianza, Italy
[3] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
[4] Univ Pavia, Studio Microelect, STMicroelect, I-27100 Pavia, Italy
关键词
cascode bitline biasing; nonvolatile memories; Phase-Change Memories; sense amplifier;
D O I
10.1109/JSSC.2005.847531
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A mu trench Phase-Change Memory (PCM) cell with MOSFET selector and its integration in a 4-Mb experimental chip fabricated in 0.18-mu m CMOS technology are presented. A cascode bitline biasing scheme allows read and write voltages to be fed to the addressed storage elements with the required accuracy. The high-performance capabilities of PCM cells were experimentally investigated. A read access time of 45 ns was measured together with a write throughput of 5 MB/s, which represents an improved performance as compared to NOR Flash memories. Programmed cell current distributions on the 4-Mb array demonstrate an adequate working window and, together with first endurance measurements, assess the feasibility of PCMs in standard CMOS technology with few additional process modules.
引用
收藏
页码:1557 / 1565
页数:9
相关论文
共 15 条
[1]   An 8Mb demonstrator for high-density 1.8V phase-change memories [J].
Bedeschi, F ;
Resta, C ;
Khouri, O ;
Buda, E ;
Costa, L ;
Ferraro, M ;
Pellizzer, F ;
Ottogalli, F ;
Pirovano, A ;
Tosi, M ;
Bez, R ;
Gastaldi, R ;
Casagrande, G .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :442-445
[2]  
Bedeschi F, 2004, 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, P625
[3]  
BEDESCHI F, 2004, P INT C SIGN EL SYST, P349
[4]  
BEDESCHI F, 2004, P INT C SIGN EL SYST, P229
[5]  
Cho WY, 2004, ISSCC DIG TECH PAP I, V47, P40
[6]  
CONFALONIERI E, 2004, Patent No. 6822906
[7]  
GILL M, 2002, IEEE INT SOL STAT CI, V1, P458
[8]  
LAI S, 2001, IEDM, P803
[9]   Chalcogenide-based non-volatile memory technology [J].
Maimon, J ;
Spall, E ;
Quinn, R ;
Schnur, S .
2001 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOLS 1-7, 2001, :2289-2294
[10]  
Ottogalli F, 2004, ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, P293