Nanocrystalline silicon thin film transistors

被引:30
作者
Cheng, IC [1 ]
Wagner, S [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
来源
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS | 2003年 / 150卷 / 04期
关键词
D O I
10.1049/ip-cds:20030573
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
P-channel and n-channel thin film transistors (TFTs) can be made from directly deposited nanocrystalline silicon (nc-Si:H) at temperatures as low as 150degreesC. A staggered top gate, bottom source/drain geometry, which is adapted to the structural evolution of nc-Si:H, ensures that the channel is the last-to-grow layer, avoids plasma etch damage, and opens a wide process window for source/drain patterning. The TFT structure is fabricated on top of a similar to50 nm thick intrinsic nc-Si:H seed layer, which serves to develop the crystalline structure of the channel layer. A hole mobility of similar to0.2 cm(2) V-1 s(-1) and an electron mobility of similar to40 cm(2) V-1 s(-1) are obtained in TFTs on glass substrates, at a maximum process temperature of 150degreesC. The processes have been integrated for p- and n-channel TFT fabrication on single glass or Kapton E polyimide substrates. The p-channel TFTs reach a hole mobility of similar to 0.2 cm(2)V(-1) s(-1) on glass and similar to0.17 cm(2) V-1 s(-1) on Kapton, and the n-channel TFTs have an electron mobility of similar to30 cm(2) V-1 s(-1) on glass and similar to23 cm(2) V-1 s(-1) on Kapton. These mobility values suggest that directly deposited nc-Si:H is an attractive channel material for realising CMOS on plastic. However, high gate leakage and shifts in the TFT characteristics indicate that the gate dielectric and the channel layer/dielectric interface are not yet ready for CMOS fabrication.
引用
收藏
页码:339 / 344
页数:6
相关论文
共 32 条
[1]   Doping of amorphous and microcrystalline silicon films deposited at low substrate temperatures by hot-wire chemical vapor deposition [J].
Alpuim, P ;
Chu, V ;
Conde, JP .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2001, 19 (05) :2328-2334
[2]   High-performance plastic transistors fabricated by printing techniques [J].
Bao, ZN ;
Feng, Y ;
Dodabalapur, A ;
Raju, VR ;
Lovinger, AJ .
CHEMISTRY OF MATERIALS, 1997, 9 (06) :1299-&
[3]   Integrated a-Si:H/pentacene inorganic/organic complementary circuits [J].
Bonse, M ;
Thomasson, DB ;
Klauk, H ;
Gundlach, DJ ;
Jackson, TN .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :249-252
[4]   Polysilicon thin film transistors fabricated on low temperature plastic substrates [J].
Carey, PG ;
Smith, PM ;
Theiss, SD ;
Wickboldt, P .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 1999, 17 (04) :1946-1949
[5]   Inverter made of complementary p and n channel transistors using a single directly deposited microcrystalline silicon film [J].
Chen, Y ;
Wagner, S .
APPLIED PHYSICS LETTERS, 1999, 75 (08) :1125-1127
[6]   High hole and electron field effect mobilities in nanocrystalline silicon deposited at 150 °C [J].
Cheng, IC ;
Wagner, S .
THIN SOLID FILMS, 2003, 427 (1-2) :56-59
[7]   Effect of the substrate on the structural properties of low temperature microcrystalline silicon films - a Raman spectroscopy and atomic force microscopy investigation [J].
Dirani, EAT ;
Andrade, AM ;
Noda, LK ;
Fonseca, FJ ;
Santos, PS .
JOURNAL OF NON-CRYSTALLINE SOLIDS, 2000, 273 (1-3) :307-313
[8]   Low-cost all-polymer integrated circuits [J].
Drury, CJ ;
Mutsaers, CMJ ;
Hart, CM ;
Matters, M ;
de Leeuw, DM .
APPLIED PHYSICS LETTERS, 1998, 73 (01) :108-110
[9]   IMPROVEMENT OF GRAIN-SIZE AND DEPOSITION RATE OF MICROCRYSTALLINE SILICON BY USE OF VERY HIGH-FREQUENCY GLOW-DISCHARGE [J].
FINGER, F ;
HAPKE, P ;
LUYSBERG, M ;
CARIUS, R ;
WAGNER, H ;
SCHEIB, M .
APPLIED PHYSICS LETTERS, 1994, 65 (20) :2588-2590
[10]   a-Si:H TFTs made on polyimide foil by PE-CVD at 150°C [J].
Gleskova, H ;
Wagner, S ;
Suo, Z .
FLAT-PANEL DISPLAY MATERIALS-1998, 1998, 508 :73-78