Fault-tolerant designs for 256 Mb DRAM

被引:19
作者
Kirihata, T [1 ]
Watanabe, Y [1 ]
Wong, H [1 ]
DeBrosse, JK [1 ]
Yoshida, M [1 ]
Kato, D [1 ]
Fujii, S [1 ]
Wordeman, MR [1 ]
Poechmueller, P [1 ]
Parke, SA [1 ]
Asao, Y [1 ]
机构
[1] IBM CORP,SEMICOND RES & DEV CTR,SIEMENS,HOPEWELL JCT,NY 12533
关键词
D O I
10.1109/4.499733
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes fault-tolerant designs, which have been used to boost the yield of a 286 mm(2) 256 Mb DRAM with x32 both-ends DQ, The 256 Mb DRAM consists of sixteen 16 Mb units, each containing one 128 Kb row redundancy block, This row redundancy block architecture allows flexible row redundancy replacement, where random faults, clustered faults, and grouped faults call be efficiently repaired, Flexible column redundancy replacement with interchangeable master DQ's (MDQ) is used to allow a 256 b data compression without causing a data conflict, while improving the column access speed by 2 ns, A depletion NMOS bitline-precharge-current-limiter suppresses the current flow which occurs as a result of a wordline-bitline short-circuit to only 15 mu A per cross fail, avoiding a standby current Fail, Consequently, the hardware results show a significant yield enhancement of 15 times relative to the intra-block/segment replacement. Detailed simulation results show that this 256 Mb DRAM allows 275 random faults to be repaired with 5.5% silicon area overhead for 80% chip yield.
引用
收藏
页码:558 / 566
页数:9
相关论文
共 27 条
[1]   AN EXPERIMENTAL 256-MB DRAM WITH BOOSTED SENSE-GROUND SCHEME [J].
ASAKURA, M ;
OOISHI, T ;
TSUKUDE, M ;
TOMISHIMA, S ;
EIMORI, T ;
HIDAKA, H ;
OHNO, Y ;
ARIMOTO, K ;
FUJISHIMA, K ;
NISHIMURA, T ;
YOSHIHARA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (11) :1303-1309
[2]  
ASAKURA M, S 1993 VLSI CIRC, P93
[3]  
BRONNER G, S 1995 VLSI TECHN, P15
[4]  
CHOI Y, S 1993 VLSI CIRC, P65
[5]  
ELLIS WF, S 1993 ANN REL MAN P, P311
[6]  
ELLIS WF, 1994, IEEE S LOW POW EL, P88
[7]  
HORIGUCHI M, 1995 IEEE ISSCC, P252
[8]  
KAGA T, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P927, DOI 10.1109/IEDM.1994.383261
[9]   A 50-NS 16-MB DRAM WITH A 10-NS DATA RATE AND ON-CHIP ECC [J].
KALTER, HL ;
STAPPER, CH ;
BARTH, JE ;
DILORENZO, J ;
DRAKE, CE ;
FIFIELD, JA ;
KELLEY, GA ;
LEWIS, SC ;
VANDERHOEVEN, WB ;
YANKOSKY, JA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1118-1128
[10]   A 14-NS 4-MB CMOS DRAM WITH 300-MW ACTIVE POWER [J].
KIRIHATA, T ;
DHONG, SH ;
KITAMURA, K ;
SUNAGA, T ;
KATAYAMA, Y ;
SCHEUERLEIN, RE ;
SATOH, A ;
SAKAUE, Y ;
TOBIMATSU, K ;
HOSOKAWA, K ;
SAITOH, T ;
YOSHIKAWA, T ;
HASHIMOTO, H ;
KAZUSAWA, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (09) :1222-1228